

# S-8262A Series

# **BATTERY PROTECTION IC** FOR 2-SERIAL-CELL PACK

www.ablic.com

© ABLIC Inc., 2012-2016 Rev. 1.0 03

S-8262A Series is a protection IC for 2-serial-cell lithium-ion / lithium polymer rechargeable batteries and includes highaccuracy voltage detectors and delay circuits.

The S-8262A Series has an alarm signal output pin (AO pin) which outputs the alarm detection signal. The alarm detection signal is output prior to the charge control FET signal by overcharge detection.

#### ■ Features

• High-accuracy voltage detection for each cell

Accuracy  $\pm 20 \text{ mV} (\text{Ta} = +25^{\circ}\text{C})$ Overcharge detection voltage n (n = 1, 2) 3.900 V to 4.500 V (5 mV steps)

3.800 V to 4.500 V\*1

Accuracy  $\pm 25$  mV (Ta =  $-10^{\circ}$ C to  $\pm 60^{\circ}$ C)

Overcharge release voltage n (n = 1, 2) Overdischarge detection voltage n (n = 1, 2) 2.000 V to 3.000 V (10 mV steps) Overdischarge release voltage n (n = 1, 2) Discharge overcurrent 1 detection voltage Discharge overcurrent 2 detection voltage

Load short-circuiting detection voltage

Charge overcurrent detection voltage

 $2.000 \text{ V to } 3.400 \text{ V}^{*2}$ 

0.050 V to 0.200 V (10 mV steps) 0.200 V to 0.400 V (20 mV steps)

Accuracy ±10 mV

0.700 V (fixed)

Accuracy ±20 mV Accuracy ±100 mV

Accuracy ±30 mV

Accuracy ±50 mV

Accuracy ±100 mV

-0.400 V to -0.050 V (25 mV steps) Accuracy ±20 mV Detection delay times are generated only by an internal circuit (external capacitors are unnecessary).

Accuracy ±20%

- High-withstand voltage (VM pin and CO pin: Absolute maximum rating = 28 V)
- 0 V battery charge function "available" / "unavailable" is selectable.

• Wide operating temperature range  $Ta = -40^{\circ}C \text{ to } +85^{\circ}C$ 

• Low current consumption

 $8.0 \, \mu A \, \text{max}. \, (\text{Ta} = +25 \, ^{\circ}\text{C})$ **During operation** During power-down  $0.1 \, \mu A \, \text{max}$ . (Ta = +25°C)

- Lead-free (Sn 100%), halogen-free
- \*1. Overcharge release voltage = Overcharge detection voltage Overcharge hysteresis voltage (Overcharge hysteresis voltage n (n = 1, 2) can be selected as 0 V or from a range of 0.1 V to 0.4 V in 25 mV
- \*2. Overdischarge release voltage = Overdischarge detection voltage + Overdischarge hysteresis voltage (Overdischarge hysteresis voltage n (n = 1, 2) can be selected as 0 V or from a range of 0.1 V to 0.7 V in 100 mV steps.)

### ■ Applications

- Lithium-ion rechargeable battery packs
- Lithium polymer rechargeable battery packs

#### ■ Package

• SNT-8A

## **■** Block Diagram



Remark All diodes shown in figure are parasitic diodes.

2

Figure 1

### **■ Product Name Structure**

#### 1. Product name



- \*1. Refer to the tape drawing.
- \*2. Refer to "3. Product name list".

### 2. Package

**Table 1 Package Drawing Codes** 

| Package Name | Dimension    | Tape         | Reel         | Land         |
|--------------|--------------|--------------|--------------|--------------|
| SNT-8A       | PH008-A-P-SD | PH008-A-C-SD | PH008-A-R-SD | PH008-A-L-SD |

#### 3. Product name list

#### 3.1 SNT-8A

Table 2

| Product Name    | Overcharge<br>Detection<br>Voltage<br>[V <sub>CU</sub> ] | Overcharge<br>Release<br>Voltage<br>[V <sub>CL</sub> ] | Over-<br>discharge<br>Detection<br>Voltage<br>[V <sub>DL</sub> ] | Over-<br>discharge<br>Release<br>Voltage<br>[Vpu] | Discharge Overcurrent 1 Detection Voltage [VDIOV1] | Discharge Overcurrent 2 Detection Voltage [VDIOV2] | Charge<br>Overcurrent<br>Detection<br>Voltage<br>[V <sub>ClOV</sub> ] | 0 V Battery<br>Charge<br>Function | Power-down<br>Function | Delay Time<br>Combination*1 |
|-----------------|----------------------------------------------------------|--------------------------------------------------------|------------------------------------------------------------------|---------------------------------------------------|----------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------|-----------------------------------|------------------------|-----------------------------|
| S-8262AAA-I8T1U | 4.225 V                                                  | 4.100 V                                                | 2.000 V                                                          | 2.000 V                                           | 0.100 V                                            | 0.300 V                                            | -0.100 V                                                              | Available                         | Available              | (1)                         |
| S-8262AAB-I8T1U | 4.225 V                                                  | 4.100 V                                                | 2.000 V                                                          | 2.000 V                                           | 0.100 V                                            | 0.300 V                                            | -0.100 V                                                              | Available                         | Available              | (2)                         |

<sup>\*1.</sup> Refer to Table 3 about the details of the delay time combinations.

Remark Please contact our sales office for the products with detection voltage value other than those specified above.

### Table 3 (1 / 2)

| Delay Time  | Overcharge<br>Detection          | Overcharge<br>Release            | Overcharge Alarm Detection       | Overcharge Alarm<br>Release      | Overdischarge<br>Detection       |
|-------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|----------------------------------|
| Combination | Delay Time<br>[t <sub>CU</sub> ] | Delay Time<br>[t <sub>CL</sub> ] | Delay Time<br>[t <sub>AU</sub> ] | Delay Time<br>[t <sub>AL</sub> ] | Delay Time<br>[t <sub>bĿ</sub> ] |
| (1)         | 8.2 s                            | 2 ms                             | 8 ms                             | 128 ms                           | 128 ms                           |
| (2)         | 8.2 s                            | 2 ms                             | 8 ms                             | 128 ms                           | 128 ms                           |

#### Table 3 (2 / 2)

|             | Discharge Overcurrent 1 | Discharge Overcurrent 2 | Load Short-circuiting | Charge Overcurrent   |
|-------------|-------------------------|-------------------------|-----------------------|----------------------|
| Delay Time  | Detection               | Detection               | Detection             | Detection            |
| Combination | Delay Time              | Delay Time              | Delay Time            | Delay Time           |
|             | [t <sub>DIOV1</sub> ]   | [t <sub>DIOV2</sub> ]   | [t <sub>short</sub> ] | [t <sub>CIOV</sub> ] |
| (1)         | 128 ms                  | 8 ms                    | 280 μ <b>s</b>        | 8 ms                 |
| (2)         | 64 ms                   | 4 ms                    | 280 μs                | 8 ms                 |

Remark The delay times can be changed within the range listed Table 4. For details, please contact our sales office.

### Table 4

| Delay Time                                   | Symbol             | Selection Range      |          | Remark   |                               |
|----------------------------------------------|--------------------|----------------------|----------|----------|-------------------------------|
| Overcharge detection delay time              | t <sub>CU</sub>    | 2.1 s                | 4.1 ms   | 8.2 s*1  | Select a value from the left. |
| Overcharge release delay time                | t <sub>CL</sub>    | 1 ms                 | 2 ms*1   | 4 ms     | Select a value from the left. |
| Overcharge alarm detection delay time        | t <sub>AU</sub>    | 4 ms                 | 8 ms*1   | 16 ms    | Select a value from the left. |
| Overcharge alarm release delay time          | t <sub>AL</sub>    | 128 ms*1             | 256 ms   | 512 ms   | Select a value from the left. |
| Overdischarge detection delay time           | t <sub>DL</sub>    | 32 ms                | 64 ms    | 128 ms*1 | Select a value from the left. |
| Discharge overcurrent 1 detection delay time | t <sub>DIOV1</sub> | 64 ms                | 128 ms*1 | 256 ms   | Select a value from the left. |
| Discharge overcurrent 2 detection delay time | t <sub>DIOV2</sub> | 4 ms                 | 8 ms*1   | 16 ms    | Select a value from the left. |
| Load short-circuiting detection delay time   | tshort             | 280 μs <sup>*1</sup> | 500 μs   | 1 ms     | Select a value from the left. |
| Charge overcurrent detection delay time      | tciov              | 4 ms                 | 8 ms*1   | 16 ms    | Select a value from the left. |

<sup>\*1.</sup> This value is the delay time of the standard products.

# ■ Pin Configuration

### 1. SNT-8A



Figure 2

#### Table 5

| Pin No. | Symbol | Description                                                                                        |
|---------|--------|----------------------------------------------------------------------------------------------------|
| 1       | со     | Connection pin of charge control FET gate (CMOS output)                                            |
| 2       | DO     | Connection pin of discharge control FET gate (CMOS output)                                         |
| 3       | AO     | Overcharge alarm signal output pin (Nch open drain output)                                         |
| 4       | VSS    | Input pin for negative power supply, connection pin for negative voltage of battery 2              |
| 5       | VC     | Connection pin for negative voltage of battery 1, connection pin for positive voltage of battery 2 |
| 6       | VDD    | Input pin for positive power supply, connection pin for positive voltage of battery 1              |
| 7       | DP     | Test mode switching pin (shortening delay time)                                                    |
| 8       | VM     | Voltage detection pin between VM pin and VSS pin (Overcurrent / charger detection pin)             |

### ■ Absolute Maximum Ratings

Table 6

(Ta = +25°C unless otherwise specified)

| Item                                      | Symbol           | Applied pin | Absolute Maximum Rating                       | Unit |
|-------------------------------------------|------------------|-------------|-----------------------------------------------|------|
| Input voltage between VDD pin and VSS pin | V <sub>DS</sub>  | VDD         | V <sub>SS</sub> – 0.3 to V <sub>SS</sub> + 12 | V    |
| VC pin input voltage                      | $V_{VC}$         | VC          | $V_{SS} - 0.3 \text{ to } V_{DD} + 0.3$       | V    |
| DP pin input voltage                      | $V_{DP}$         | DP          | $V_{SS} - 0.3 \text{ to } V_{SS} + 12$        | V    |
| VM pin input voltage                      | $V_{VM}$         | VM          | $V_{DD}$ – 28 to $V_{DD}$ + 0.3               | V    |
| DO pin output voltage                     | $V_{DO}$         | DO          | $V_{SS} - 0.3$ to $V_{DD} + 0.3$              | V    |
| CO pin output voltage                     | V <sub>CO</sub>  | СО          | $V_{VM} - 0.3$ to $V_{DD} + 0.3$              | V    |
| AO pin output voltage                     | $V_{AO}$         | AO          | $V_{SS} - 0.3$ to $V_{SS} + 12$               | V    |
| Power dissipation                         | $P_D$            | _           | 450 <sup>*1</sup>                             | mW   |
| Operating ambient temperature             | T <sub>opr</sub> | _           | 40 to +85                                     | °C   |
| Storage temperature                       | T <sub>stg</sub> | _           | -55 to +125                                   | °C   |

<sup>\*1.</sup> When mounted on board

[Mounted board]

(1) Board size:  $114.3 \text{ mm} \times 76.2 \text{ mm} \times t1.6 \text{ mm}$ (2) Board name: JEDEC STANDARD51-7

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.



Figure 3 Package Power Dissipation (When Mounted on Board)

6 ABLIC Inc.

### **■** Electrical Characteristics

1. Ta = +25°C

## Table 7 (1 / 2)

(Ta = +25°C unless otherwise specified)

|                                               |                    | _                                                     | (1a − +                    | -23 C ui           | iless otherwise            | spc  | cilicu)         |
|-----------------------------------------------|--------------------|-------------------------------------------------------|----------------------------|--------------------|----------------------------|------|-----------------|
| Item                                          | Symbol             | Condition                                             | Min.                       | Тур.               | Max.                       | Unit | Test<br>Circuit |
| DETECTION VOLTAGE                             |                    |                                                       |                            |                    | , =/                       |      |                 |
| Oversharge detection voltage in (n = 1, 2)    | $V_{CUn}$          | _                                                     | $V_{\text{CU}}-0.020$      | V <sub>CU</sub>    | V <sub>CU</sub> + 0.020    | ٧    | 1               |
| Overcharge detection voltage n (n = 1, 2)     | V CUn              | Ta = $-10^{\circ}$ C to $+60^{\circ}$ C <sup>*1</sup> | $V_{\text{CU}}-0.025$      | Vcu                | $V_{CU} + 0.025$           | V    | 1               |
| Overcharge release voltage n (n = 1, 2)       | $V_{CLn}$          | _                                                     | $V_{CL}-0.030$             | VcL                | V <sub>CL</sub> + 0.030    | V    | 1               |
| Overdischarge detection voltage n (n = 1, 2)  | $V_{DLn}$          | -                                                     | $V_{DL} - 0.050$           | $V_{DL}$           | $V_{DL} + 0.050$           | V    | 2               |
| Overdischarge release voltage n (n = 1, 2)    | $V_{DUn}$          | -                                                     | $V_{DU} - 0.100$           | V <sub>DU</sub>    | $V_{DU} + 0.100$           | V    | 2               |
| Discharge overcurrent 1 detection voltage     | $V_{DIOV1}$        | -                                                     | $V_{DIOV1} - 0.010$        | V <sub>DIOV1</sub> | $V_{DIOV1} + 0.010 \\$     | V    | 2               |
| Discharge overcurrent 2 detection voltage     | $V_{DIOV2}$        | _                                                     | $V_{\text{DIOV2}}-0.020$   | $V_{DIOV2}$        | $V_{\text{DIOV2}} + 0.020$ | ٧    | 2               |
| Load short-circuiting detection voltage       | V <sub>SHORT</sub> | -                                                     | 0.600                      | 0.700              | 0.800                      | ٧    | 2               |
| Charge overcurrent detection voltage          | V <sub>CIOV</sub>  | -                                                     | V <sub>CIOV</sub> - 0.020  | V <sub>CIOV</sub>  | $V_{CIOV} + 0.020$         | ٧    | 2               |
| 0 V BATTERY CHARGE FUNCTION                   | _                  |                                                       |                            |                    |                            |      |                 |
| 0 V battery charge starting charger voltage   | V <sub>0CHA</sub>  | 0 V battery charge function<br>"available"            | 0.0                        | 0.7                | 1.0                        | ٧    | 2               |
| 0 V battery charge inhibition battery voltage | V <sub>0INH</sub>  | 0 V battery charge function<br>"unavailable"          | 0.4                        | 0.8                | 1.1                        | V    | 2               |
| INTERNAL RESISTANCE                           |                    |                                                       |                            | •                  |                            |      |                 |
| Resistance between VM pin and VDD pin         | $R_{VMD}$          | V1 = V2 = 1.8 V, V3 = 0 V                             | 160                        | 500                | 1500                       | kΩ   | 3               |
| Resistance between VM pin and VSS pin         | R <sub>VMS</sub>   | V1 = V2 = 3.5 V, V3 = 1.0 V                           | 10                         | 20                 | 40                         | kΩ   | 3               |
| INPUT VOLTAGE                                 |                    |                                                       |                            |                    | _                          |      |                 |
| Operating voltage between VDD pin and VSS pin | V <sub>DSOP1</sub> | <b>S</b> /-                                           | 1.5                        | -                  | 10                         | ٧    | -               |
| DP pin voltage "H"                            | $V_{DPH}$          | V1 = V2 = 3.5 V                                       | $V_{\text{DS}} \times 0.6$ | -                  | $V_{\text{DS}} \times 0.9$ | V    | 4               |
| DP pin voltage "L"                            | $V_{DPL}$          | V1 = V2 = 3.5 V                                       | $V_{DS} \times 0.1$        | -                  | $V_{DS} \times 0.4$        | V    | 4               |
| INPUT CURRENT                                 |                    |                                                       |                            |                    |                            |      |                 |
| Current consumption during operation          | I <sub>OPE</sub>   | V1 = V2 = 3.5 V, V3 = 0 V                             | _                          | 4.0                | 8.0                        | μΑ   | 2               |
| Current consumption during power-down         | I <sub>PDN</sub>   | $\sqrt{1} = V2 = 1.5 \text{ V}, V3 = 3.0 \text{ V}$   | _                          | _                  | 0.1                        | μΑ   | 2               |
| VC pin current                                | lvc                | V1 = V2 = 3.5 V, V3 = 0 V                             | 0.2                        | 0.7                | 1.5                        | μΑ   | 2               |
| OUTPUT RESISTANCE                             |                    |                                                       |                            |                    |                            |      |                 |
| CO pin resistance "H"                         | Rсон               | V1 = V2 = 3.5 V,<br>V3 = 0 V, V5 = 6.5 V              | 2.5                        | 5                  | 10                         | kΩ   | 4               |
| CO pin resistance "L"                         | R <sub>COL</sub>   | V1 = V2 = 4.7 V,<br>V3 = 0 V, V5 = 0.5 V              | 2.5                        | 5                  | 10                         | kΩ   | 4               |
| DO pin resistance "H"                         | R <sub>DOH</sub>   | V1 = V2 = 3.5 V,<br>V3 = 0 V, V6 = 6.5 V              | 5                          | 10                 | 20                         | kΩ   | 4               |
| DO pin resistance "L"                         | R <sub>DOL</sub>   | V1 = V2 = 1.8 V,<br>V3 = 3.6 V, V6 = 0.5 V            | 5                          | 10                 | 20                         | kΩ   | 4               |
| OUTPUT CURRENT                                | •                  |                                                       |                            |                    |                            |      |                 |
| AO pin sink current                           | I <sub>AOL</sub>   | V1 = V2 = 4.7 V, V4 = 0.5 V                           | 10                         | -                  | =                          | μΑ   | 4               |
| AO pin leak current                           | I <sub>AOH</sub>   | V4 = 10.0 V                                           | -                          | -                  | 0.1                        | μΑ   | 4               |
|                                               |                    | l .                                                   |                            |                    | 1                          |      |                 |

<sup>\*1.</sup> Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production.

Table 7 (2 / 2)

(Ta =  $+25^{\circ}$ C unless otherwise specified)

| Item                                         | Symbol             | Condition | Min.                          | Тур.               | Max.                          | Unit | Test<br>Circuit |
|----------------------------------------------|--------------------|-----------|-------------------------------|--------------------|-------------------------------|------|-----------------|
| DELAY TIME                                   |                    |           |                               |                    |                               | /    |                 |
| Overcharge detection delay time              | t <sub>CU</sub>    | _         | $t_{\text{CU}}\times 0.8$     | t <sub>CU</sub>    | t <sub>cu</sub> × 1.2         | _    | 5               |
| Overcharge release delay time                | t <sub>CL</sub>    | _         | $t_{\text{CL}} \times 0.8$    | t <sub>CL</sub>    | $t_{\rm CL} \times 1.2$       | -    | 5               |
| Overcharge alarm detection delay time        | t <sub>AU</sub>    | _         | $t_{\text{AU}} \times 0.8$    | t <sub>AU</sub>    | t <sub>AU</sub> × 1.2         | -    | 5               |
| Overcharge alarm release delay time          | t <sub>AL</sub>    | _         | $t_{AL} \times 0.8$           | t <sub>AL</sub>    | t <sub>AL</sub> × 1.2         | -    | 5               |
| Overdischarge detection delay time           | $t_{DL}$           | _         | $t_{\text{DL}}\times 0.8$     | t <sub>DL</sub>    | t <sub>DL</sub> × 1.2         | -    | 5               |
| Discharge overcurrent 1 detection delay time | t <sub>DIOV1</sub> | _         | $t_{\text{DIOV1}} \times 0.8$ | t <sub>DIOV1</sub> | $t_{\text{DIOV1}} \times 1.2$ | -    | 5               |
| Discharge overcurrent 2 detection delay time | t <sub>DIOV2</sub> |           | $t_{DIOV2} \times 0.8$        | t <sub>DIOV2</sub> | $t_{\text{DIOV2}} \times 1.2$ | -    | 5               |
| Load short-circuiting detection delay time   | t <sub>SHORT</sub> | _         | t <sub>SHORT</sub> × 0.8      | tshort             | t <sub>SHORT</sub> × 1.2      | -    | 5               |
| Charge overcurrent detection delay time      | tciov              | _         | $t_{\text{CIOV}} \times 0.8$  | tciov              | $t_{\text{CIOV}} \times 1.2$  | -    | 5               |

### 2. $Ta = -40^{\circ}C \text{ to } +85^{\circ}C$

Table 8 (1 / 2)

| (Ta = $-40^{\circ}$ C to $+85^{\circ}$ C unless otherwise specified |                    |                                            |                             |                    |                             |          |                 |  |
|---------------------------------------------------------------------|--------------------|--------------------------------------------|-----------------------------|--------------------|-----------------------------|----------|-----------------|--|
| Item                                                                | Symbol             | Condition                                  | Min.                        | Тур.               | Max.                        | Unit     | Test<br>Circuit |  |
| DETECTION VOLTAGE                                                   |                    |                                            |                             |                    |                             |          |                 |  |
| Overcharge detection voltage n (n = 1, 2)                           | $V_{\text{CUn}}$   | _                                          | $V_{\text{CU}} - 0.045$     | $V_{CU}$           | $V_{CU} + 0.030$            | >        | 1               |  |
| Overcharge release voltage n (n = 1, 2)                             | $V_{CLn}$          | _                                          | $V_{CL}-0.070$              | $V_{CL}$           | $V_{CL} + 0.040$            | V        | 1               |  |
| Overdischarge detection voltage n (n =1, 2)                         | $V_{DLn}$          | _                                          | $V_{DL}-0.085$              | $V_{DL}$           | $V_{DL} + 0.060$            | <b>V</b> | 2               |  |
| Overdischarge release voltage n (n =1, 2)                           | $V_{DUn}$          | _                                          | $V_{DU} - 0.140$            | $V_{DU}$           | V <sub>DU</sub> + 0.110     | ٧        | 2               |  |
| Discharge overcurrent 1 detection voltage                           | $V_{DIOV1}$        | _                                          | $V_{\text{DIOV1}}-0.015$    | $V_{\text{DIOV1}}$ | $V_{DIOV1} + 0.015$         | <b>V</b> | 2               |  |
| Discharge overcurrent 2 detection voltage                           | $V_{\text{DIOV2}}$ | _                                          | $V_{\text{DIOV2}}-0.030$    | $V_{\text{DIOV2}}$ | $V_{DIOV2} + 0.030$         | >        | 2               |  |
| Load short-circuiting detection voltage                             | $V_{SHORT}$        | _                                          | 0.550                       | 0.700              | 0.850                       | V        | 2               |  |
| Charge overcurrent detection voltage                                | V <sub>CIOV</sub>  | _                                          | V <sub>CIOV</sub> - 0.030   | Vciov              | $V_{CIOV} + 0.030$          | V        | 2               |  |
| 0 V BATTERY CHARGE FUNCTION                                         |                    |                                            |                             |                    |                             |          |                 |  |
| 0 V battery charge starting charger voltage                         | $V_{0CHA}$         | 0 V battery charge function<br>"available" | 0.0                         | 0.7                | 1.5                         | ٧        | 2               |  |
| 0 V battery charge inhibition battery voltage                       | V <sub>0INH</sub>  | 0 V battery charge function "unavailable"  | 0,3                         | 0.8                | 1.3                         | ٧        | 2               |  |
| INTERNAL RESISTANCE                                                 |                    |                                            |                             |                    |                             |          |                 |  |
| Resistance between VM pin and VDD pin                               | $R_{VMD}$          | V1 = V2 = 1.8 V, V3 = 0 V                  | 30                          | 500                | 2190                        | kΩ       | 3               |  |
| Resistance between VM pin and VSS pin                               | R <sub>VMS</sub>   | V1 = V2 = 3.5 V, V3 = 1.0 V                | 7.2                         | 20                 | 44                          | kΩ       | 3               |  |
| INPUT VOLTAGE                                                       |                    |                                            | _                           |                    | _                           | -        |                 |  |
| Operating voltage between VDD pin and VSS pin                       | V <sub>DSOP1</sub> |                                            | 1.5                         | _                  | 10                          | ٧        | -               |  |
| DP pin voltage "H"                                                  | $V_{DPH}$          | V1 = V2 = 3.5 V                            | $V_{\text{DS}} \times 0.55$ | _                  | $V_{\text{DS}} \times 0.95$ | V        | 4               |  |
| DP pin voltage "L"                                                  | $V_{DPL}$          | V1 = V2 = 3.5 V                            | $V_{\text{DS}} \times 0.05$ | _                  | $V_{\text{DS}} \times 0.45$ | V        | 4               |  |
| INPUT CURRENT                                                       |                    |                                            | _                           |                    | _                           | -        |                 |  |
| Current consumption during operation                                | I <sub>OPE</sub>   | V1 = V2 = 3.5 V, V3 = 0 V                  | _                           | 4.0                | 8.5                         | μΑ       | 2               |  |
| Current consumption during power-down                               | I <sub>PDN</sub>   | V1 = V2 = 1.5 V, V3 = 3.0 V                | _                           | -                  | 0.15                        | μΑ       | 2               |  |
| VC pin current                                                      | Ivc                | V1 = V2 = 3.5 V, V3 = 0 V                  | 0.2                         | 0.7                | 2.0                         | μΑ       | 2               |  |
| OUTPUT RESISTANCE                                                   |                    |                                            |                             |                    |                             |          |                 |  |
| CO pin resistance "H"                                               | R <sub>сон</sub>   | V1 = V2 = 3.5 V,<br>V3 = 0 V, V5 = 6.5 V   | 1.2                         | 5                  | 15                          | kΩ       | 4               |  |
| CO pin resistance "L"                                               | RcoL               | V1 = V2 = 4.7 V,<br>V3 = 0 V, V5 = 0.5 V   | 1.2                         | 5                  | 15                          | kΩ       | 4               |  |
| DO pin resistance "H"                                               | R <sub>DOH</sub>   | V1 = V2 = 3.5 V,<br>V3 = 0 V, V6 = 6.5 V   | 2.4                         | 10                 | 30                          | kΩ       | 4               |  |
| DO pin resistance "L"                                               | R <sub>DOL</sub>   | V1 = V2 = 1.8 V,<br>V3 = 3.6 V, V6 = 0.5 V | 2.4                         | 10                 | 30                          | kΩ       | 4               |  |
| OUTPUT CURRENT                                                      |                    | •                                          |                             |                    |                             |          |                 |  |
| AO pin sink current                                                 | I <sub>AOL</sub>   | V1 = V2 = 4.7 V, V4 = 0.5 V                | 10                          | -                  | -                           | μА       | 4               |  |
| AO pin leak current                                                 | I <sub>AOH</sub>   | V4 = 10.0 V                                | -                           |                    | 0.15                        | μΑ       | 4               |  |

Table 8 (2 / 2)

(Ta = -40°C to +85°C unless otherwise specified)

| Item                                         | Symbol             | Condition | Min.                          | Тур.               | Max.                         | Unit | Test<br>Circuit |
|----------------------------------------------|--------------------|-----------|-------------------------------|--------------------|------------------------------|------|-----------------|
| DELAY TIME                                   |                    |           |                               |                    |                              |      |                 |
| Overcharge detection delay time              | tcu                | -         | $t_{\text{CU}}\times 0.3$     | t <sub>CU</sub>    | $t_{\text{CU}} \times 2.0$   | 7-/  | 5               |
| Overcharge release delay time                | t <sub>CL</sub>    | -         | $t_{\text{CL}}\times 0.3$     | t <sub>CL</sub>    | $t_{CL} \times 2.0$          | //-  | 5               |
| Overcharge alarm detection delay time        | t <sub>AU</sub>    | -         | $t_{\text{AU}} \times 0.3$    | t <sub>AU</sub>    | t <sub>AU</sub> × 2.0        | / –  | 5               |
| Overcharge alarm release delay time          | $t_{AL}$           | -         | $t_{AL} \times 0.3$           | t <sub>AL</sub>    | $t_{AL} \times 2.0$          | -    | 5               |
| Overdischarge detection delay time           | $t_{DL}$           | -         | $t_{DL}\times 0.3$            | t <sub>DL</sub>    | $t_{DL} \times 2.0$          | -    | 5               |
| Discharge overcurrent 1 detection delay time | t <sub>DIOV1</sub> | _         | $t_{\text{DIOV1}} \times 0.3$ | t <sub>DIOV1</sub> | $t_{DIOV1} \times 2.0$       | -    | 5               |
| Discharge overcurrent 2 detection delay time | t <sub>DIOV2</sub> | _         | $t_{\text{DIOV2}} \times 0.3$ | t <sub>DIOV2</sub> | $t_{DIOV2} \times 2.0$       | -    | 5               |
| Load short-circuiting detection delay time   | t <sub>SHORT</sub> | _         | $t_{\text{SHORT}} \times 0.3$ | tshort             | tshort × 2.0                 | -    | 5               |
| Charge overcurrent detection delay time      | tciov              | _         | $t_{\text{CIOV}} \times 0.3$  | tciov              | $t_{\text{CIOV}} \times 2.0$ | _    | 5               |

#### ■ Test Circuits

# 1. Overcharge detection voltage, overcharge release voltage (Test circuit 1)

Overcharge detection voltage ( $V_{CU1}$ ) is defined as the voltage V1 at which  $V_{CO}$  goes from "H" to "L" when the voltage V1 is gradually increased from the set conditions of V1 = V2 =  $V_{CU}$  – 0.05 V, V3 = 0 V. After that, overcharge release voltage ( $V_{CL1}$ ) is defined as the voltage V1 at which  $V_{CO}$  goes from "L" to "H" when the voltage V1 is gradually decreased after setting V2 = 3.5 V. Overcharge hysteresis voltage ( $V_{HC1}$ ) is defined as the difference between  $V_{CU1}$  and  $V_{CL1}$ .

Overcharge detection voltage ( $V_{CU2}$ ) is defined as the voltage V2 at which  $V_{CO}$  goes from "H" to "L" when the voltage V2 is gradually increased from the set conditions of V1 = V2 =  $V_{CU}$  – 0.05 V, V3 = 0 V. After that, overcharge release voltage ( $V_{CL2}$ ) is defined as the voltage V2 at which  $V_{CO}$  goes from "L" to "H" when the voltage V2 is gradually decreased after setting V1 = 3.5 V. Overcharge hysteresis voltage ( $V_{HC2}$ ) is defined as the difference between  $V_{CU2}$  and  $V_{CL2}$ .

# 2. Overdischarge detection voltage, overdischarge release voltage (Test circuit 2)

Overdischarge detection voltage ( $V_{DL1}$ ) is defined as the voltage V1 at which  $V_{DO}$  goes from "H" to "L" when the voltage V1 is gradually decreased from the set conditions of V1 = V2 = 3.5 V, V3 = 0 V. After that, overdischarge release voltage ( $V_{DU1}$ ) is defined as the voltage V1 at which  $V_{DO}$  goes from "L" to "H" when the voltage V1 is gradually increased. Overdischarge hysteresis voltage ( $V_{HD1}$ ) is defined as the difference between  $V_{DU1}$  and  $V_{DL1}$ . Overdischarge detection voltage ( $V_{DL2}$ ) is defined as the voltage V2 at which  $V_{DO}$  goes from "H" to "L" when the voltage V2 is gradually decreased from the set conditions of V1 = V2 = 3.5 V, V3 = 0 V. After that, overdischarge release voltage ( $V_{DU2}$ ) is defined as the voltage V2 at which  $V_{DO}$  goes from "L" to "H" when the voltage V2 is gradually increased. Overdischarge hysteresis voltage ( $V_{HD2}$ ) is defined as the difference between  $V_{DU2}$  and  $V_{DL2}$ .

### Discharge overcurrent 1 detection voltage (Test circuit 2)

Discharge overcurrent 1 detection voltage ( $V_{DIOV1}$ ) is defined as the voltage V3 whose delay time for changing  $V_{DO}$  from "H" to "L" is discharge overcurrent 1 detection delay time ( $t_{DIOV1}$ ) when the voltage V3 is increased from the set conditions of V1 = V2 = 3.5 V, V3 = 0 V.

# 4 Discharge overcurrent 2 detection voltage (Test circuit 2)

Discharge overcurrent 2 detection voltage ( $V_{DIOV2}$ ) is defined as the voltage V3 whose delay time for changing  $V_{DO}$  from "H" to "L" is discharge overcurrent 2 detection delay time ( $t_{DIOV2}$ ) when the voltage V3 is increased from the set conditions of V1 = V2 = 3.5 V, V3 = 0 V.

# 5. Load short-circuiting detection voltage (Test circuit 2)

Load short-circuiting detection voltage ( $V_{SHORT}$ ) is defined as the voltage V3 whose delay time for changing  $V_{DO}$  from "H" to "L" is load short-circuiting delay time ( $t_{SHORT}$ ) when the voltage V3 is increased from the set conditions of V1 = V2 = 3.5 V, V3 = 0 V.

# 6. Charge overcurrent detection voltage (Test circuit 2)

Charge overcurrent detection voltage ( $V_{CIOV}$ ) is defined as the voltage V3 whose delay time for changing  $V_{CO}$  from "H" to "L" is charge overcurrent delay time ( $t_{CIOV}$ ) when the voltage V3 is decreased from the set conditions of V1 = V2 = 3.5 V, V3 = 0 V.

# 7. Current consumption during operation (Test circuit 2)

Current consumption during operation ( $I_{OPE}$ ) is the current that flows through the VDD pin ( $I_{DD}$ ) under the set conditions of V1 = V2 = 3.5 V, V3 = 0 V.

# 8. VC pin current (Test circuit 2)

The VC pin current ( $I_{VC}$ ) is the current that flows through the VC pin ( $I_{VC}$ ) under the set conditions of V1 = V2 = 3.5 V, V3 = 0 V.

# 9. Current consumption during power-down (Test circuit 2)

Current consumption during power-down ( $I_{PDN}$ ) is the current that flows through the VSS pin ( $I_{SS}$ ) under the set conditions of V1 = V2 = 1.5 V, V3 = 3.0 V.

# 10. Resistance between VM pin and VDD pin (Test circuit 3)

 $R_{VMD}$  is the resistance between VM pin and VDD pin under the set conditions of V1 = V2 = 1.8 V, V3 = 0 V.

# 11. Resistance between VM pin and VSS pin (Test circuit 3)

R<sub>VMS</sub> is the resistance between VM pin and VSS pin under the set conditions of V1 = V2 = 3.5 V, V3 = 1.0 V.

# 12. CO pin resistance "H"

(Test circuit 4)

The CO pin resistance "H" ( $R_{COH}$ ) is the resistance between VDD pin and CO pin under the set conditions of V1 = V2 = 3.5 V, V3 = 0 V, V5 = 6.5 V.

# 13. CO pin resistance "L" (Test circuit 4)

The CO pin resistance "L" ( $R_{COL}$ ) is the resistance between VM pin and CO pin under the set conditions of V1 = V2 = 4.7 V, V3 = 0 V, V5 = 0.5 V.

# 14. DO pin resistance "H"

(Test circuit 4)

The DO pin resistance "H" ( $R_{DOH}$ ) is the resistance between VDD pin and DO pin under the set conditions of V1 = V2 = 3.5 V, V3 = 0 V, V6 = 6.5 V

# 15. DO pin resistance "L" (Test circuit 4)

The DO pin resistance "L"  $(R_{DOL})$  is the resistance between VSS pin and DO pin under the set conditions of V1 = V2 = 1.8 V, V3 = 0 V, V6 = 0.5 V.

# 16. AO pin sink current (Test circuit 4)

The AO pin sink current ( $I_{AOL}$ ) is the current that flows through the AO pin ( $I_{AO}$ ) under the set conditions of V1 = V2 = 4.7 V, V3 = 0 V, V4 = 0.5 V.

#### 17. AO pin leak current

The AO pin leak current ( $I_{AOH}$ ) is the current that flows through the AO pin ( $I_{AO}$ ) under the set conditions of V1 = V2 = 3.5 V, V3 = 0 V, V4 = 10.0 V.

# 18. Overcharge detection delay time, overcharge release delay time (Test circuit 5)

The overcharge detection delay time ( $t_{CU}$ ) is the time needed for  $V_{CO}$  to go to "L" just after the voltage V1 increases and exceeds  $V_{CU}$  from the set conditions of V1 = V2 = 3.5 V, V3 = 0 V. After that, the overcharge release delay time ( $t_{CL}$ ) is the time needed for  $V_{CO}$  to go to "H" after the voltage V1 decreases and falls below  $V_{CL}$ .

### Overcharge alarm detection delay time, overcharge alarm release delay time (Test circuit 5)

The overcharge alarm detection delay time ( $t_{AU}$ ) is the time needed for  $V_{AO}$  to go to "L" just after the voltage V1 increases and exceeds  $V_{CU}$  from the set conditions of V1 = V2 = 3.5 V, V3 = 0 V, V4 = V1 + V2. After that, the overcharge alarm release delay time ( $t_{AL}$ ) is the time needed for  $V_{AO}$  to go to "H" after the voltage V1 decreases and falls below  $V_{CL}$  before  $V_{CO}$  goes to "L".

# 20. Overdischarge detection delay time (Test circuit 5)

The overdischarge detection delay time ( $t_{DL}$ ) is the time needed for  $V_{DO}$  to go to "L" after the voltage V1 decreases and falls below  $V_{DL}$  from the set conditions of V1 = V2 = 3.5 V, V3 = 0 V.

# 21. Discharge overcurrent 1 detection delay time (Test circuit 5)

The discharge overcurrent 1 detection delay time ( $t_{DIOV1}$ ) is the time needed for  $V_{DO}$  to go to "L" after the voltage V3 increases and exceeds  $V_{DIOV1}$  from the set conditions of V1 = V2 = 3.5 V, V3 = 0 V.

# 22. Discharge overcurrent 2 detection delay time (Test circuit 5)

The discharge overcurrent 2 detection delay time ( $t_{DOV2}$ ) is the time needed for  $V_{DO}$  to go to "L" after the voltage V3 increases and exceeds  $V_{DIOV2}$  from the set conditions of V1 = V2 = 3.5 V, V3 = 0 V.

# 23. Load short-circuiting detection delay time (Test circuit 5)

The load short-circuiting detection delay time ( $t_{SHORT}$ ) is the time needed for  $V_{DO}$  to go to "L" after the voltage V3 increases and exceeds  $V_{SHORT}$  from the set conditions of V1 = V2 = 3.5 V, V3 = 0 V.

# 24. Charge overcurrent detection delay time (Test circuit 5)

The charge overcurrent detection delay time ( $t_{CIOV}$ ) is the time needed for  $V_{CO}$  to go to "L" after the voltage V3 decreases and falls below  $V_{CIOV}$  from the set conditions of V1 = V2 = 3.5 V, V3 = 0 V.

# 25. 0 V battery charge starting charger voltage (0 V battery charge function "available") (Test circuit 2)

The 0 V battery charge starting charger voltage ( $V_{0CHA}$ ) is defined as the voltage V3 at which  $V_{CO}$  goes to "H" ( $V_{CO}$  =  $V_{DD}$ ) when the voltage V3 is gradually decreased under the set conditions of V1 = V2 = V3 = 0 V.

# 26. 0 V battery charge inhibition battery voltage (0 V battery charge function "unavailable") (Test circuit 2)

The 0 V battery charge inhibition battery voltage ( $V_{OINH}$ ) is defined as the voltage V1 at which  $V_{CO}$  goes to "L" ( $V_{VM}$  + 0.1 V or lower) when the voltage V1 is gradually decreased from the set conditions of V1 = V2 = 1.5 V, V3 = -6.0 V.



14 ABLIC Inc.



### Operation

Remark Refer to "■ Battery Protection IC Connection Example".

#### 1. Normal status

The S-8262A Series monitors the voltage of the battery connected between the VDD pin and VSS pin and the voltage difference between the VM pin and VSS pin to control charging and discharging. When the battery voltage is in the range from overdischarge detection voltage ( $V_{DL}$ ) to overcharge detection voltage ( $V_{CLOV}$ ), and the VM pin voltage is in the range from the charge overcurrent detection voltage ( $V_{CLOV}$ ) to discharge overcurrent 1 detection voltage ( $V_{DLOV1}$ ), the S-8262A Series turns both the charge and discharge control FETs on. This condition is called the normal status, and in this condition charging and discharging can be carried out freely. In the normal status the AO pin output becomes "High-Z". The resistance ( $R_{VMD}$ ) between the VM pin and VDD pin, and the resistance ( $R_{VMS}$ ) between the VM pin and VSS pin are not connected in the normal status.

Caution When the battery is connected for the first time, discharging may not be enabled. In this case, Short the VM pin and VSS pin, or

Set the VM pin's voltage at the level of  $V_{CIOV}$  or more and  $V_{DIOV1}$  or less by connecting the charger The IC returns to the normal status.

### 2. Overcharge status

When the battery voltage becomes higher than  $V_{\text{CU}}$  during charging in the normal status and detection continues for the overcharge alarm detection delay time ( $t_{\text{AU}}$ ) or longer, the AO pin output becomes 'L". Moreover, when the detection continues for the detection delay time ( $t_{\text{CU}}$ ) or longer, the S-8262A Series turns the charge control FET off to stop charging. This condition is called the overcharge status. In the overcharge status the AO pin output maintains "L", and  $R_{\text{VMD}}$  and  $R_{\text{VMD}}$  are not connected.

When the AO pin output is "L", the AO pin output becomes "High-Z" after the overcharge alarm release delay time  $(t_{AL})$  if the battery voltage decreases and falls below  $V_{CU}$  during  $t_{CU}$ .

The overcharge status is released in the following two cases ((1) and (2)). The AO pin output becomes "High-Z" simultaneously with the release of the overcharge status.

- (1) In the case that the VM pin voltage is lower than  $V_{DIOV2}$ , the S-8262A Series releases the overcharge status when the battery voltage falls below  $V_{CL}$ .
- (2) In the case that the VM pin voltage is higher than or equal to  $V_{DIOV2}$ , the S-8262A Series releases the overcharge status when the battery voltage falls below  $V_{CU}$ .

When the discharge is started by connecting a load after the overcharge detection, the VM pin voltage rises more than the voltage at VSS pin due to the  $V_f$  voltage of the parasitic diode, because the discharge current flows through the parasitic diode in the charge control FET. If this VM pin voltage is higher than or equal to  $V_{DIOV2}$ , the S-8262A Series releases the overcharge status when the battery voltage is lower than or equal to  $V_{CU}$ .

- Caution 1. If the battery is charged to a voltage higher than V<sub>CU</sub> and the battery voltage does not fall to V<sub>CU</sub> or lower even when a heavy load is connected, discharge overcurrent 1 detection, discharge overcurrent 2 detection and load short-circuiting detection do not function until the battery voltage falls below V<sub>CU</sub>. However, since an actual battery has an internal impedance of tens of mΩ, the battery voltage drops immediately after a heavy load that causes overcurrent is connected, and discharge overcurrent 1 detection, discharge overcurrent 2 detection and load short-circuiting detection function.
  - 2. If a charger is connected after the overcharge detection, the overcharge status is not released even when the battery voltage falls below V<sub>CL</sub>. The S-8262A Series releases the charge overcurrent status when the voltage at the VM pin returns to V<sub>CIOV</sub> or higher by removing the charger.

16

#### 3. Overdischarge status

When the battery voltage falls below overdischarge detection voltage ( $V_{DL}$ ) during discharging in the normal status and the detection continues for the overdischarge detection delay time ( $t_{DL}$ ) or longer, the S-8262A Series turns the discharge control FET off to stop discharging. This condition is called the overdischarge status. In the overdischarge status the AO pin output becomes "High-Z".

Under the overdischarge status, the VM pin and VDD pin are shorted by  $R_{VMD}$  in the IC. The VM pin voltage is pulled up by  $R_{VMD}$ .

When a battery in the overdischarge status is connected to a charger and provided that the VM pin voltage is lower than -0.7 V typ., the S-8262A Series releases the overdischarge status when the battery voltage reaches  $V_{DL}$  or higher.

When VM pin voltage is not lower than –0.7 V typ., the S-8262A Series releases the overdischarge status when the battery voltage reaches V<sub>DU</sub> or higher.

 $R_{\text{VMS}}$  is not connected in the overdischarge status.

#### 3. 1 With power-down function

Under the overdischarge status, when voltage difference between the VM pin and VDD pin is 0.8 V typ. or lower, the current consumption is reduced to the power-down current consumption (I<sub>PDN</sub>).

#### 4. Discharge overcurrent status

#### (Discharge overcurrent 1, discharge overcurrent 2, load short-circuiting)

When a battery in the normal status is in the status where the voltage of the VM pin is equal to or higher than  $V_{DIOV1}$  because the discharge current is equal to or higher than the specified value and the status lasts for the discharge overcurrent 1 detection delay time ( $t_{DIOV1}$ ) or longer, the discharge control FET is turned off and discharging is stopped. This status is called the discharge overcurrent status. In the discharge overcurrent status the AO pin output becomes "High-Z".

In the discharge overcurrent status, the VM pin and VSS pin are shorted by the  $R_{VMS}$  in the IC. However, the voltage of the VM pin is at the  $V_{DD}$  potential due to the load as long as the load is connected. When the load is disconnected, the VM pin returns to the  $V_{SS}$  potential.

If the voltage at the VM pin returns to  $V_{\text{DIOV1}}$  or lower, the S-8262A Series releases the discharge overcurrent status

R<sub>VMD</sub> is not connected in the discharge overcurrent detection status.

#### 5. Charge overcurrent status

When a battery in the normal status is in the status where the voltage of the VM pin is equal to or lower than  $V_{\text{CIOV}}$  because the charge current is equal to or higher than the specified value and the status lasts for the charge overcurrent detection delay time ( $t_{\text{CIOV}}$ ) or longer, the charge control FET is turned off and charging is stopped. This status is called the charge overcurrent status. In the charge overcurrent status the AO pin output becomes "High-Z".

The S-8262A Series releases the charge overcurrent status when the voltage at the VM pin returns to V<sub>CIOV</sub> or higher by removing the charger.

The charge overcurrent detection function does not work in the overdischarge status.

R<sub>VMD</sub> and R<sub>VMS</sub> are not connected in the charge overcurrent status.

### 6. 0 V battery charge function "available"

This function is used to recharge a connected battery whose voltage is 0 V due to self-discharge. When the 0 V battery charge starting charger voltage ( $V_{OCHA}$ ) or a higher voltage is applied between the EB+ and EB- pins by connecting a charger, the charge control FET gate is fixed to the  $V_{DD}$  potential.

When the voltage between the gate and source of the charge control FET becomes equal to or higher than the threshold voltage due to the charger voltage, the charge control FET is turned on to start charging. At this time, the discharge control FET is off and the charging current flows through the internal parasitic diode in the discharge control FET. When the battery voltage becomes equal to or higher than  $V_{DU}$ , the S-8262A Series enters the normal status.

# Caution 1. Some battery providers do not recommend recharging for a completely self-discharged battery. Please ask the battery provider to determine whether to enable or inhibit the 0 V battery charge function.

2. The 0 V battery charge function has higher priority than the charge overcurrent detection function. Consequently, a product in which use of the 0 V battery charge function is enabled charges a battery forcibly and the charge overcurrent cannot be detected when the battery voltage is lower than  $V_{DL}$ .

### 7. 0 V battery charge function "unavailable"

This function inhibits charging when a battery that is internally short-circuited (0 V battery) is connected. When the battery voltage is the 0 V battery charge inhibition battery voltage ( $V_{0INH}$ ) or lower, the charge control FET gate is fixed to the EB- pin voltage to inhibit charging. When the battery voltage is  $V_{0INH}$  or higher, charging can be performed.

Caution Some battery providers do not recommend recharging for a completely self-discharged battery. Please ask the battery provider to determine whether to enable or inhibit the 0 V battery charge function.

### 8. Delay circuit

The detection delay times are determined by dividing a clock of approximately 4 kHz by the counter.

**Remark**  $t_{DIOV1}$  and  $t_{DIOV2}$  start when  $V_{DIOV1}$  is detected. Therefore, when  $V_{DIOV2}$  is detected over  $t_{DIOV2}$  after  $V_{DIOV1}$ , the S-8262A Series turns the discharge control FET off during  $0 \le t_D \le t_{DIOV2}$  from the time of detecting  $V_{DIOV2}$ .



#### 9. DP pin

18

The S-8262A Series has a DP pin (Test mode switching pin). The S-8262A Series becomes test mode by raising the voltage which is input to the DP pin to  $V_{DPH}$  or higher.

| Table 9                                   |                       |  |  |  |  |
|-------------------------------------------|-----------------------|--|--|--|--|
| DP Pin                                    | Status                |  |  |  |  |
| Open (V <sub>DP</sub> = V <sub>SS</sub> ) | Normal operation mode |  |  |  |  |
| "H" $(V_{DP} \ge V_{DPH})$                | Test mode             |  |  |  |  |
| "L" $(V_{DP} \leq V_{DPL})$               | Normal operation mode |  |  |  |  |

Under test mode, the overcharge detection delay time ( $t_{CU}$ ) and the overcharge alarm release delay time ( $t_{AL}$ ) are shortened to 1/128 of normal delay time.

Except during the above test of shortening delay time, set the DP pin OPEN or short-circuit it to  $V_{SS}$ . When the DP pin is OPEN, it is pulled down to  $V_{SS}$  by the internal resistance.

# **■** Timing Charts

1. Overcharge alarm detection, overcharge alarm release



- \*1. (1): Normal status
  - (2): Overcharge alarm status

Figure 10

### 2. Overcharge detection, overcharge alarm detection



- \*1. (1): Normal status
  - (2): Overcharge alarm status
  - (3): Overcharge status

Figure 11

### 3. Overcharge release, overdischarge detection



- \*1. (1): Overcharge status
  - (2): Normal status
  - (3): Overdischarge status

Figure 12

# 4. Discharge overcurrent detection



\*1. (1): Normal status

(2): Discharge overcurrent status

Figure 13

### 5. Charge overcurrent detection



- \*1. (1): Normal status
  - (2): Charge overcurrent status
  - (3): Overdischarge status

Figure 14

### ■ Battery Protection IC Connection Example



**Table 10 Constants for External Components** 

| Symbol | Part           | Purpose                                        | Тур.   | Min.                   | Max.                 | Remark                                                                                                                      |
|--------|----------------|------------------------------------------------|--------|------------------------|----------------------|-----------------------------------------------------------------------------------------------------------------------------|
| FET1   | Nch<br>MOS FET | Discharge control                              | -      | -,0                    |                      | Threshold voltage ≤ Overdischarge detection voltage*2 Gate to source withstanding voltage ≥ Charger voltage*3               |
| FET2   | Nch<br>MOS FET | Charge control                                 | -      |                        | -                    | Threshold voltage ≤ Overdischarge detection voltage *2 Gate to source withstanding voltage ≥ Charger voltage *3             |
| R1, R2 | Resistor       | ESD protection,<br>For power fluctuation       | 470 Ω  | 150 Ω <sup>*1</sup>    | 1 kΩ <sup>*1</sup>   | Resistance should be as small as possible to avoid lowering the overcharge detection accuracy due to current consumption.*4 |
| C1, C2 | Capacitor      | For power fluctuation                          | 0.1 μF | 0.068 μF <sup>*1</sup> | 1.0 μF <sup>*1</sup> | Connect a capacitor of 0.068 μF or higher between VDD pin and VSS pin.*5                                                    |
| R3     | Resistor       | Protection for reverse connection of a charger | 2 kΩ   | 300 Ω <sup>*1</sup>    | 4 kΩ <sup>*1</sup>   | Select as large a resistance as possible to prevent current when a charger is connected in reverse.*6                       |
| R4     | Resistor       | Pull up resistor                               | 47 kΩ  | _                      | _                    | _                                                                                                                           |

<sup>\*1.</sup> Please set up a filter constant to be  $R1 \times C1 = R2 \times C2$ .

- \*3. If the withstanding voltage between the gate and source is equal to or lower than the charger voltage, the FET may be destroyed.
- \*4. An accuracy of overcharge detection voltage is guaranteed by R1 = 470  $\Omega$ . Connecting resistors with other values worsen the accuracy. In case of connecting larger resistor to R1, the voltage between the VDD pin and VSS pin may exceed the absolute maximum rating because the current flows to the IC from the charger due to reverse connection of charger. Connect a resistor of 150  $\Omega$  or more to R1 for ESD protection.
- \*5. When connecting a resistor of 150  $\Omega$  or less to R1 or R2 or a capacitor of 0.068  $\mu$ F or less to C1 or C2, the IC may malfunction when power dissipation is largely fluctuated.
- **\*6.** When a resistor of 4 k $\Omega$  or more is connected to R3, the charge current may not be cut.

#### Caution 1. The above constants may be changed without notice.

24

- It has not been confirmed whether the operation is normal or not in circuits other than the above example of connection. In addition, the example of connection shown above and the constant do not guarantee proper operation. Perform thorough evaluation using the actual application to set the constant.
- 3. Do not connect a resistor to the DP pin during normal use.

<sup>\*2.</sup> If the threshold voltage of a FET is low, the FET may not cut the charging current. If a FET with a threshold voltage equal to or higher than the overdischarge detection voltage is used, discharging may be stopped before overdischarge is detected.

### ■ Precautions

- The application conditions for the input voltage, output voltage, and load current should not exceed the package power dissipation.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic
  protection circuit.
- ABLIC Inc. claims no responsibility for any and all disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

# ■ Characteristics (Typical Data)

### 1. Current consumption







2. Overcharge detection / release voltage, overdischarge detection / release voltage, overcurrent detection voltage, charge overcurrent detection voltage, and delay time





















### 3. CO pin / DO pin





### 3.2 R<sub>COL</sub> vs. V<sub>CO</sub>



3.3 RDOH VS. VDO



### 3.4 RDOL vs. VDO



### 4. AO pin

## 4. 1 IAOL vs. VAO



# 4. 2 IAOH VS. VAO



# ■ Marking Specification

### 1. SNT-8A



(1): Blank

(2) to (4): Product code (Refer to Product name vs. Product code)

(5), (6): Blank (7) to (11): Lot number

#### Product name vs. Product code

| Product Name    | Product Code |     |     |  |
|-----------------|--------------|-----|-----|--|
| Product Name    | (2)          | (3) | (4) |  |
| S-8262AAA-I8T1U | W            | 9   | Α   |  |
| S-8262AAB-I8T1U | W            | 9   | В   |  |









※1. ランドパターンの幅に注意してください (0.25 mm min. / 0.30 mm typ.)。 ※2. パッケージ中央にランドパターンを広げないでください (1.96 mm~2.06 mm)。

- 注意 1. パッケージのモールド樹脂下にシルク印刷やハンダ印刷などしないでください。
  - 2. パッケージ下の配線上のソルダーレジストなどの厚みをランドパターン表面から0.03 mm 以下にしてください。
  - 3. マスク開口サイズと開口位置はランドパターンと合わせてください。 4. 詳細は "SNTパッケージ活用の手引き" を参照してください。
- \*1. Pay attention to the land pattern width (0.25 mm min. / 0.30 mm typ.).
- \*2. Do not widen the land pattern to the center of the package (1.96 mm to 2.06mm).
- Caution 1. Do not do silkscreen printing and solder printing under the mold resin of the package.
  - 2. The thickness of the solder resist on the wire pattern under the package should be 0.03 mm or less from the land pattern surface.
  - 3. Match the mask aperture size and aperture position with the land pattern.
  - 4. Refer to "SNT Package User's Guide" for details.
- ※1. 请注意焊盘模式的宽度 (0.25 mm min. / 0.30 mm typ.)。
- ※2. 请勿向封装中间扩展焊盘模式 (1.96 mm~2.06 mm)。
- 注意 1. 请勿在树脂型封装的下面印刷丝网、焊锡。
  - 2. 在封装下、布线上的阻焊膜厚度 (从焊盘模式表面起) 请控制在 0.03 mm 以下。
  - 钢网的开口尺寸和开口位置请与焊盘模式对齐。
  - 详细内容请参阅 "SNT 封装的应用指南"。

No. PH008-A-L-SD-4.1

| TITLE      | SNT-8A-A<br>-Land Recommendation |  |  |  |  |
|------------|----------------------------------|--|--|--|--|
| No.        | PH008-A-L-SD-4.1                 |  |  |  |  |
| ANGLE      |                                  |  |  |  |  |
| UNIT       | mm                               |  |  |  |  |
|            |                                  |  |  |  |  |
|            |                                  |  |  |  |  |
|            |                                  |  |  |  |  |
| ABLIC Inc. |                                  |  |  |  |  |

# **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
- 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.
- 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges.
- 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.
- 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.
  - The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility.
- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.
- 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative.
- 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.

