

# **CMOS IC Application Note**

## S-19113, S-19117/19119, S-191E, S-191L/191N Series VOLTAGE DETECTOR POWOR ON SEQUENCE

Rev.1.0\_00

© ABLIC Inc., 2022

This application note is a reference which explains the power on sequence for the below-listed voltage detectors. The waveforms and circuit diagrams in this application note are examples for window voltage detectors. Refer to the datasheets for details and specs of target products.

#### [Target Products]

- S-19113xxxS Series
- S-19113xxxA Series
- S-19113xxxH Series
- S-19117/19119xxxS Series
- S-19117/19119xxxA Series
- S-19117/19119xxxH Series
- S-191ExxxxS Series<sup>\*1</sup>
- S-191ExxxxA Series<sup>\*1</sup>
- S-191ExxxxH Series<sup>\*1</sup>
- S-191L/191NxxxxS Series\*1
- S-191L/191NxxxA Series<sup>\*1</sup>
- S-191L/191NxxxxH Series<sup>\*1</sup>
- **\*1.** Window voltage detector

## VOLTAGE DETECTOR POWOR ON SEQUENCE

## Contents

| 1. | Startup Operations Resulting from Power on Sequence                                                  |                 |
|----|------------------------------------------------------------------------------------------------------|-----------------|
|    | 1.1 Operations for power on in VDD pin $\rightarrow$ SENSE pin order or simultaneous VDD pin and SEN | SE pin power on |
|    | (under normal conditions)                                                                            |                 |
|    | 1. 2 Operations for power on in SENSE pin $\rightarrow$ VDD pin order                                |                 |
|    | 1.3 Countermeasures for erroneous release when power on occurs in SENSE pin $\rightarrow$ VDD pin or | der 6           |
| 2. | Precautions                                                                                          | 7               |
| 3. | Related Sources                                                                                      | 7               |

## 1. Startup Operations Resulting from Power on Sequence

# 1.1 Operations for power on in VDD pin → SENSE pin order or simultaneous VDD pin and SENSE pin power on (under normal conditions)

If power on is carried out in VDD pin  $\rightarrow$  SENSE pin order according to the power on procedures noted in the datasheet, the waveform will be as shown in **Figure 1**, while if power on is carried out simultaneously for the VDD pin and SENSE pin, the waveform will be as shown in **Figure 2**.

If  $V_{SENSE} \ge$  release voltage ( $V_{UVREL}$ ), UV pin output rise after the delay time set in the release delay time adjustment capacitor elapses, and the low voltage detector enter the release status (normal operation).



**Remark** For the S-19113 Series, replace UV pin with OUT pin, and for the S-19117/19119 Series, replace UV pin with RO pin. The S-19113 Series and S-19117/19119 Series have no OV pin.

## ABLIC Inc.

#### VOLTAGE DETECTOR POWOR ON SEQUENCE

#### 1.2 Operations for power on in SENSE pin $\rightarrow$ VDD pin order

In the target products, because the SENSE pin has a reverse connection protection function, it is possible to connect the SENSE pin before the reverse connection protection diode as shown in **Figure 3** to directly monitor the battery. When doing so, if the VDD pin is connected to stepped-down voltage from a separate power supply or the same power supply line, power on will occur in SENSE pin  $\rightarrow$  VDD pin order. SENSE pin applied voltage operation status is explained in **1. 2. 1** to **1. 2. 3**.



Figure 3

\*1. Refer to [Target products].

#### 1. 2. 1 If VUVREL ≤ VSENSE (release status)

If the VDD voltage exceeds the minimum operation voltage (V<sub>DD</sub> min.), the internal circuit will operate, and UV pin output rise after the delay time set in the release delay time adjustment capacitor elapses, and the low voltage detector enter the release status (normal operation).



**Remark** For the S-19113 Series, replace UV pin with OUT pin, and for the S-19117/19119 Series, replace UV pin with RO pin. The S-19113 Series and S-19117/19119 Series have no OV pin.

#### 1. 2. 2 If VUVDET > VSENSE (detection status)

If VDD voltage exceeds the minimum operation voltage ( $V_{DD}$  min.), the internal circuit will operate, and UV pin output will maintain "L", and the low voltage detector enter the detection status (normal operation).





#### 1. 2. 3 If VUVDET < VSENSE < VUVREL (within hysteresis range)

If the following 2 conditions both occur, the switch which configures the hysteresis connected to the SENSE resistance will switch from OFF to ON, causing the UV pin output to switch from "L" (normal expected value) to "H", resulting in the low voltage detector to enter an erroneous release status.

- (1) Steep rise of VDD voltage
- (2) Within hysteresis range



Figure 6

**Remark** For the S-19113 Series, replace UV pin with OUT pin, and for the S-19117/19119 Series, replace UV pin with RO pin. The S-19113 Series and S-19117/19119 Series have no OV pin.

## ABLIC Inc.

#### **VOLTAGE DETECTOR POWOR ON SEQUENCE**

#### 1.3 Countermeasures for erroneous release when power on occurs in SENSE pin $\rightarrow$ VDD pin order

The following 2 countermeasures are available for the erroneous release status noted in "1. 2. 3 If VUVDET < VSENSE < VUVREL (within hysteresis range)".

- · Use a product with no hysteresis
- Slow the VDD voltage rise speed (refer to Figure 7)

As shown by the dashed line in the **Figure 8** as a reference circuit diagram, the VDD voltage rise speed can be slowed by attaching a CR circuit to the VDD pin.

In the target products, feed-through current flows at the time of detection and release. For this reason, if the input impedance is high, oscillation may occur due to voltage drop caused by the feed-through current. It is recommended to decrease  $R_{IN}$ . Perform thorough evaluation including the temperature characteristics with an actual application to select  $C_{IN}$  and  $R_{IN}$ .



**Remark** For the S-19113 Series, replace UV pin with OUT pin, and for the S-19117/19119 Series, replace UV pin with RO pin. The S-19113 Series and S-19117/19119 Series have no OV pin.

## ABLIC Inc.

## 2. Precautions

- The usages described in this application note are typical examples using ICs of ABLIC Inc. Perform thorough evaluation before use.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

### 3. Related Sources

Refer to the following datasheets for details of target products.

S-19113xxxS Series Datasheet S-19113xxxA Series Datasheet S-19113xxxH Series Datasheet S-19117/19119xxxS Series Datasheet S-19117/19119xxxA Series Datasheet S-19117/19119xxxH Series Datasheet S-191ExxxxS Series Datasheet S-191ExxxxA Series Datasheet S-191ExxxxH Series Datasheet S-191L/191NxxxxS Series Datasheet S-191L/191NxxxxA Series Datasheet S-191L/191NxxxXA Series Datasheet S-191L/191NxxxXA Series Datasheet

The information described in this application note and the datasheet is subject to change without notice. Contact our sales representatives for details.

Regarding the newest version of the datasheet, select product category and product name on our website, and download the PDF file.

www.ablic.com ABLIC Inc. website

## **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
  ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
- 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.
- 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges.
- 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.
- 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.

The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility.

- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.
- 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative.
- 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.



2.4-2019.07