

# S-5719 Series

### SUPER LOW CURRENT CONSUMPTION LOW VOLTAGE OPERATION OMNIPOLAR DETECTION TYPE HALL EFFECT SWITCH IC

www.ablic.com

© ABLIC Inc., 2025

Rev.1.0 00

This IC, developed by CMOS technology, is a high-accuracy Hall effect switch IC that operates with super low current consumption and low voltage.

The output voltage changes when this IC detects the intensity level of magnetic flux density. Using this IC with a magnet makes it possible to detect the open / close in various devices.

High-density mounting is possible by using the super-small SNT-4A package.

Due to its super low current consumption and low voltage, this IC is most suitable for battery-operated portable devices. Also, due to its high-accuracy magnetic characteristics, this IC can make operation's dispersion in the system combined with magnet smaller.

ABLIC Inc. offers a "magnetic simulation service" that provides the ideal combination of magnets and our Hall ICs for customer systems. Our magnetic simulation service will reduce prototype production, development period and development costs. In addition, it will contribute to optimization of parts to realize high cost performance.

For more information regarding our magnetic simulation service, contact our sales representatives.

### Features

- Pole detection: Detection of omnipolar • Output logic\*1: Active "L" Active "H" • Output form: CMOS output Magnetic sensitivity<sup>\*1</sup>:  $B_{OP} = 1.8 \text{ mT typ.}$  $B_{OP} = 3.0 \text{ mT typ.}$  $B_{OP} = 4.5 \text{ mT typ.}$ • Operating cycle (current consumption)\*1:  $t_{CYCLE} = 531.2 \text{ ms typ.} (I_{DD} = 0.2 \ \mu\text{A typ.})$  $t_{CYCLE} = 133.2 \text{ ms typ.} (I_{DD} = 0.5 \ \mu\text{A typ.})$ • Power supply voltage range: V<sub>DD</sub> = 1.3 V to 3.6 V Ta = -40°C to +85°C • Operation temperature range:
  - Lead-free (Sn 100%), halogen-free

\*1. The option can be selected.

### Applications

- Home security device (Window/door open/close detection)
- Utility meter
- Battery powered device
- Wearable device

### Package

• SNT-4A

### Block Diagram



Figure 1

### Product Name Structure

1. Product name



\*1. Refer to the tape drawing.

#### 2. Package

| Table 1 | Package  | Drawing | Codes |
|---------|----------|---------|-------|
|         | I uchuge | Drawing | 00003 |

| Package Name | Dimension    | Таре         | Reel         | Land         |  |
|--------------|--------------|--------------|--------------|--------------|--|
| SNT-4A       | PF004-A-P-SD | PF004-A-C-SD | PF004-A-R-SD | PF004-A-L-SD |  |

#### 3. Product name list

| Table 2           |                             |             |                |              |                               |  |  |
|-------------------|-----------------------------|-------------|----------------|--------------|-------------------------------|--|--|
| Product Name      | Operating Cycle<br>(tcycle) | Output Form | Pole Detection | Output Logic | Magnetic Sensitivity<br>(Bop) |  |  |
| S-5719ACDL0-I4T1U | 531.2 ms typ.               | CMOS output | Omnipolar      | Active "L"   | 1.8 mT typ.                   |  |  |
| S-5719ACDH0-I4T1U | 531.2 ms typ.               | CMOS output | Omnipolar      | Active "H"   | 1.8 mT typ.                   |  |  |
| S-5719ACDL1-I4T1U | 531.2 ms typ.               | CMOS output | Omnipolar      | Active "L"   | 3.0 mT typ.                   |  |  |
| S-5719ACDH1-I4T1U | 531.2 ms typ.               | CMOS output | Omnipolar      | Active "H"   | 3.0 mT typ.                   |  |  |
| S-5719ACDL2-I4T1U | 531.2 ms typ.               | CMOS output | Omnipolar      | Active "L"   | 4.5 mT typ.                   |  |  |
| S-5719ACDH2-I4T1U | 531.2 ms typ.               | CMOS output | Omnipolar      | Active "H"   | 4.5 mT typ.                   |  |  |
| S-5719BCDL0-I4T1U | 133.2 ms typ.               | CMOS output | Omnipolar      | Active "L"   | 1.8 mT typ.                   |  |  |
| S-5719BCDH0-I4T1U | 133.2 ms typ.               | CMOS output | Omnipolar      | Active "H"   | 1.8 mT typ.                   |  |  |
| S-5719BCDL1-I4T1U | 133.2 ms typ.               | CMOS output | Omnipolar      | Active "L"   | 3.0 mT typ.                   |  |  |
| S-5719BCDH1-I4T1U | 133.2 ms typ.               | CMOS output | Omnipolar      | Active "H"   | 3.0 mT typ.                   |  |  |
| S-5719BCDL2-I4T1U | 133.2 ms typ.               | CMOS output | Omnipolar      | Active "L"   | 4.5 mT typ.                   |  |  |
| S-5719BCDH2-I4T1U | 133.2 ms typ.               | CMOS output | Omnipolar      | Active "H"   | 4.5 mT typ.                   |  |  |

Remark Please contact our sales representatives for products other than the above.

### Pin Configuration

### 1. SNT-4A

| Top view     |  |
|--------------|--|
| 1 0 4<br>2 3 |  |

Figure 2

|         | -                |                  |
|---------|------------------|------------------|
| Pin No. | Symbol           | Pin Description  |
| 1       | VDD              | Power supply pin |
| 2       | VSS              | GND pin          |
| 3       | NC <sup>*1</sup> | No connection    |
| 4       | OUT              | Output pin       |

Table 3

\*1. The NC pin is electrically open. The NC pin can be connected to the VDD pin or the VSS pin.

### Absolute Maximum Ratings

|                               |                  |                | (Ta = +25°C unless otherwise     | e specified) |
|-------------------------------|------------------|----------------|----------------------------------|--------------|
| Item                          | Symbol           | Applicable Pin | Absolute Maximum Rating          | Unit         |
| Power supply voltage          | V <sub>DD</sub>  | -              | Vss - 0.3 to Vss + 7.0           | V            |
| Output current                | Ιουτ             | OUT            | ±1.0                             | mA           |
| Output voltage                | Vout             | OUT            | $V_{SS}$ - 0.3 to $V_{DD}$ + 0.3 | V            |
| Operation ambient temperature | T <sub>opr</sub> | -              | -40 to +85                       | °C           |
| Storage temperature           | T <sub>stg</sub> | -              | -40 to +125                      | °C           |

Table 4

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

### ■ Thermal Resistance Value

| Item                                     | Symbol          | Condition |         | Min. | Тур. | Max. | Unit |
|------------------------------------------|-----------------|-----------|---------|------|------|------|------|
|                                          |                 |           | Board A | -    | 300  | -    | °C/W |
| Junction-to-ambient thermal resistance*1 |                 |           | Board B | -    | 242  | -    | °C/W |
|                                          | θ <sub>JA</sub> | SNT-4A    | Board C | -    | -    | -    | °C/W |
|                                          |                 |           | Board D | -    | -    | -    | °C/W |
|                                          |                 |           | Board E | -    | -    | -    | °C/W |

Table 5

\*1. Test environment: compliance with JEDEC STANDARD JESD51-2A

**Remark** Refer to "**■ Power Dissipation**" and "**Test Board**" for details.

### Electrical Characteristics

### 1. S-5719ACDxx

### Table 6

|                           |                 | (Ta = +2                          | $25^{\circ}C, V_{DD} = 2$ | 1.5 V, Vss = ( | ) V unless ot | herwise | specified)      |
|---------------------------|-----------------|-----------------------------------|---------------------------|----------------|---------------|---------|-----------------|
| Item                      | Symbol          | Condition                         | Min.                      | Тур.           | Max.          | Unit    | Test<br>Circuit |
| Power supply voltage      | Vdd             | -                                 | 1.3                       | 1.5            | 3.6           | V       | -               |
| Current consumption       | IDD             | Average value                     | -                         | 0.2            | 0.5           | μA      | 1               |
| High level output voltage | Vон             | louт <b>= -0.5 mA</b>             | V <sub>DD</sub> - 0.4     | -              | -             | V       | 2               |
| Low level output voltage  | Vol             | louт <b>= 0.5 mA</b>              | -                         | -              | 0.4           | V       | 3               |
| Awake mode time           | t <sub>AW</sub> | -                                 | -                         | 0.2            | -             | ms      | -               |
| Sleep mode time           | tsL             | -                                 | -                         | 531.0          | -             | ms      | -               |
| Operating cycle           | <b>t</b> CYCLE  | t <sub>AW</sub> + t <sub>SL</sub> | -                         | 531.2          | 1300.0        | ms      | -               |

### 2. S-5719BCDxx

### Table 7

|                           |                | (Ta = +2                          | $25^{\circ}C, V_{DD} = 2$ | 1.5 V, Vss = ( | ) V unless ot | herwise s | specified)      |
|---------------------------|----------------|-----------------------------------|---------------------------|----------------|---------------|-----------|-----------------|
| Item                      | Symbol         | Condition                         | Min.                      | Тур.           | Max.          | Unit      | Test<br>Circuit |
| Power supply voltage      | Vdd            | -                                 | 1.3                       | 1.5            | 3.6           | V         | -               |
| Current consumption       | IDD            | Average value                     | -                         | 0.5            | 0.8           | μA        | 1               |
| High level output voltage | Vон            | louτ <b>= -0</b> .5 mA            | V <sub>DD</sub> - 0.4     | -              | -             | V         | 2               |
| Low level output voltage  | Vol            | louτ <b>= 0.5 mA</b>              | -                         | -              | 0.4           | V         | 3               |
| Awake mode time           | taw            | -                                 | -                         | 0.2            | -             | ms        | -               |
| Sleep mode time           | tsL            | -                                 | -                         | 133.0          | -             | ms        | -               |
| Operating cycle           | <b>t</b> CYCLE | t <sub>AW</sub> + t <sub>SL</sub> | -                         | 133.2          | 320.0         | ms        | -               |

Table 8

### Magnetic Characteristics

### 1. Product with $B_{OP} = 1.8 \text{ mT typ.}$

| _                      |        |        | (Ta = +25           | °C, V <sub>DD</sub> = | 1.5 V, Vss = | = 0 V unles | s otherw | vise specified) |
|------------------------|--------|--------|---------------------|-----------------------|--------------|-------------|----------|-----------------|
| Item                   |        | Symbol | Condition           | Min.                  | Тур.         | Max.        | Unit     | Test Circuit    |
| Operation paint*1      | S pole | BOPS   | -                   | 0.6                   | 1.8          | 3.0         | mT       | 4               |
| Operation point*1      | N pole | BOPN   | -                   | -3.0                  | -1.8         | -0.6        | mT       | 4               |
| Dologoo point*2        | S pole | BRPS   | -                   | 0.1                   | 1.1          | 2.4         | mT       | 4               |
| Release point*2 N pole | N pole | BRPN   | -                   | -2.4                  | -1.1         | -0.1        | mT       | 4               |
| Uvotorogia width*3     | S pole | BHYSS  | BHYSS = BOPS - BRPS | -                     | 0.7          | -           | mT       | 4               |
| Hysteresis width*3     | N pole | BHYSN  | BHYSN = BOPN - BRPN | -                     | 0.7          | -           | mT       | 4               |

### 2. Product with $B_{OP} = 3.0 \text{ mT typ.}$

Table 9

#### (Ta = +25°C, V<sub>DD</sub> = 1.5 V, V<sub>SS</sub> = 0 V unless otherwise specified)

| Item                          |        | Symbol | Condition           | Min. | Тур. | Max. | Unit | Test Circuit |
|-------------------------------|--------|--------|---------------------|------|------|------|------|--------------|
| On exetien a sint*1           | S pole | BOPS   | -                   | 1.6  | 3.0  | 4.0  | mT   | 4            |
| Operation point <sup>*1</sup> | N pole | BOPN   | -                   | -4.0 | -3.0 | -1.6 | mT   | 4            |
| Dologoo point*2               | S pole | BRPS   | -                   | 1.1  | 2.2  | 3.7  | mT   | 4            |
| Release point*2               | N pole | BRPN   | -                   | -3.7 | -2.2 | -1.1 | mT   | 4            |
| Hysteresis width*3            | S pole | BHYSS  | BHYSS = BOPS - BRPS | -    | 0.8  | -    | mT   | 4            |
| Hysteresis width *            | N pole | BHYSN  | BHYSN = BOPN - BRPN | -    | 0.8  | -    | mT   | 4            |

### 3. Product with $B_{OP} = 4.5 \text{ mT typ.}$

#### Table 10

#### (Ta = +25°C, V<sub>DD</sub> = 1.5 V, V<sub>SS</sub> = 0 V unless otherwise specified) Symbol Condition Min. Unit Test Circuit Item Тур. Max. S pole BOPS \_ 2.5 4.5 6.0 mΤ 4 Operation point\*1 4 -4.5 -2.5 N pole BOPN -6.0 mT S pole BRPS 2.0 3.5 5.5 4 \_ mΤ Release point\*2 N pole Brpn \_ -5.5 -3.5 -2.0 mΤ 4 BHYSS = BOPS - BRPS 1.0 4 S pole BHYSS \_ \_ mΤ Hysteresis width\*3 N pole BHYSN BHYSN = |BOPN - BRPN| 1.0 mΤ 4 \_

1. BOPN, BOPS: Operation points

B<sub>OPN</sub> and B<sub>OPS</sub> are the values of magnetic flux density when the output voltage (V<sub>OUT</sub>) changes after the magnetic flux density applied to this IC by the magnet (N pole or S pole) is increased (by moving the magnet closer). Even when the magnetic flux density exceeds B<sub>OPN</sub> or B<sub>OPS</sub>, V<sub>OUT</sub> retains the status.

\*2. BRPN, BRPS: Release points

B<sub>RPN</sub> and B<sub>RPS</sub> are the values of magnetic flux density when the output voltage (V<sub>OUT</sub>) changes after the magnetic flux density applied to this IC by the magnet (N pole or S pole) is decreased (the magnet is moved further away). Even when the magnetic flux density falls below B<sub>RPN</sub> or B<sub>RPS</sub>, V<sub>OUT</sub> retains the status.

**\*3.** BHYSN, BHYSS: Hysteresis widths

BHYSN and BHYSS are the difference between BOPN and BRPN, and BOPS and BRPS, respectively.

**Remark** The unit of magnetic density mT can be converted by using the formula 1 mT = 10 Gauss.

### ABLIC Inc.

## Test Circuits



Figure 3 Test Circuit 1



Figure 4 Test Circuit 2



Figure 5 Test Circuit 3

Figure 6 Test Circuit 4

### Standard Circuit



Caution The above connection diagram and constants will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constants.

### Operation

### 1. Direction of applied magnetic flux

This IC detects the flux density which is vertical to the marking surface. **Figure 8** shows the direction in which magnetic flux is being applied.



### 2. Position of Hall sensor

Figure 9 shows the position of Hall sensor.

The center of this Hall sensor is located in the area indicated by a circle, which is in the center of a package as described below.

The following also shows the distance (typ. value) between the marking surface and the chip surface of a package.



**ABLIC Inc.** 

#### 3. Basic operation

This IC changes the output voltage level ( $V_{OUT}$ ) according to the level of the magnetic flux density (N pole or S pole) applied by a magnet.

The following explains the operation when the output logic is active "L".

When the magnetic flux density vertical to the marking surface exceeds the operation point (B<sub>OPN</sub> or B<sub>OPS</sub>) after the N pole or S pole of a magnet is moved closer to the marking surface of this IC, V<sub>OUT</sub> changes from "H" to "L". When the N pole or S pole of a magnet is moved further away from the marking surface of this IC and the magnetic flux density is lower than the release point (B<sub>RPN</sub> or B<sub>RPS</sub>), V<sub>OUT</sub> changes from "L" to "H".

Figure 10 shows the relationship between the magnetic flux density and  $V_{\text{OUT}}.$ 





#### 4. Time dependency in the current consumption

This IC performs the intermittent operation, and operates at super low current consumption due to repeating the sleep mode and the awake mode.

Figure 11 shows the time dependency in the current consumption.





### 5. Timing chart for magnetic flux density response

Figure 12 shows the operation timing chart for active "L" products.



Figure 12

### Precautions

- If the impedance of the power supply is high, the IC may malfunction due to a supply voltage drop caused by feedthrough current. Take care with the pattern wiring to ensure that the impedance of the power supply is low.
- Note that the IC may malfunction if the power supply voltage rapidly changes. When the IC is used under the environment where the power supply voltage rapidly changes, it is recommended to judge the output voltage of the IC by reading it multiple times.
- Note that the IC may malfunction in the following situations.
  When the OUT pin is shorted to VSS pin or VDD pin.
  When the OUT pin is affected by noise.
  When the intermediate potential is applied to the OUT pin.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- Large stress on this IC may affect the magnetic characteristics. Avoid large stress which is caused by the handling during or after mounting the IC on a board.
- Note that the output voltage may change if the intermediate value of magnetic flux density between the operation point and release point is applied to this IC over a long time.
- ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

### Characteristics (Typical Data)

#### 1. Electrical Characteristics

- 1.1 Output voltage
  - 1.1.1 High level output voltage ( $V_{OH}$ ) vs. Temperature (Ta)







- 1.2 S-5719ACDxx
  - 1.2.1 Current consumption (I<sub>DD</sub>) vs Temperature (Ta)



1.1.2 High level output voltage (V<sub>OH</sub>) vs. Power supply voltage (V<sub>DD</sub>)



1.1.4 Low level output voltage (V<sub>OL</sub>) vs. Power supply voltage (V<sub>DD</sub>)







#### 1. 2. 3 Operating cycle (tcycLE) vs. Temperature (Ta)

#### 1000 900 800 700 tcycle [ms] VDD = 1.5 V 600 500 400 $V_{DD} = 3.6 V$ 300 200 VDD = 1.3 V 100 0 -40 -25 0 25 50 75 85 Ta [°C]

#### 1.3 S-5719BCDxx





1. 3. 3 Operating cycle (tcycLE) vs. Temperature (Ta)



1.2.4 Operating cycle (tcycLE) vs. Power supply voltage (VDD)



1.3.2 Current consumption (I<sub>DD</sub>) vs. Power supply voltage (V<sub>DD</sub>)



1.3.4 Operating cycle (tcYCLE) vs. Power supply voltage (VDD)



#### 2. Magnetic Characteristics

#### 2.1 S-5719xCDx0

2. 1. 1 Operation point, Release point (Bop, BRp) vs. Temperature (Ta)



### 2.2 S-5719xCDx1

2. 2. 1 Operation point, Release point (B<sub>OP</sub>, B<sub>RP</sub>) vs. Temperature (Ta)



2.3 S-5719xCDx2

2. 3. 1 Operation point, Release point (B<sub>OP</sub>, B<sub>RP</sub>) vs. Temperature (Ta)



2. 1. 2 Operation point, Release point (BoP, BRP) vs. Power supply voltage (VDD)



2. 2. 2 Operation point, Release point (B<sub>OP</sub>, B<sub>RP</sub>) vs. Power supply voltage (V<sub>DD</sub>)



2. 3. 2 Operation point, Release point (B<sub>OP</sub>, B<sub>RP</sub>) vs. Power supply voltage (V<sub>DD</sub>)



### Power Dissipation

### SNT-4A



| Board | Power Dissipation (P <sub>D</sub> ) |
|-------|-------------------------------------|
| А     | 0.33 W                              |
| В     | 0.41 W                              |
| С     | -                                   |
| D     | -                                   |
| E     | _                                   |

# **SNT-4A Test Board**

### (1) Board A

🔘 IC Mount Area



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 2                                           |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |
|                             | 2 | -                                           |
|                             | 3 | -                                           |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

## (2) Board B



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 4                                           |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |
|                             | 2 | 74.2 x 74.2 x t0.035                        |
|                             | 3 | 74.2 x 74.2 x t0.035                        |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

No. SNT4A-A-Board-SD-1.0









No. PF004-A-P-SD-6.0

| TITLE      | SNT-4A-A-PKG Dimensions |  |  |
|------------|-------------------------|--|--|
| No.        | PF004-A-P-SD-6.0        |  |  |
| ANGLE      | ⊕                       |  |  |
| UNIT       | mm                      |  |  |
|            |                         |  |  |
|            |                         |  |  |
|            |                         |  |  |
| ABLIC Inc. |                         |  |  |







\***1.** ランドパターンの幅に注意してください (0.25 mm min. / 0.30 mm typ.)。 \***2.** パッケージ中央にランドパターンを広げないでください (1.10 mm ~ 1.20 mm)。

- 注意 1. パッケージのモールド樹脂下にシルク印刷やハンダ印刷などしないでください。
  - 2. パッケージ下の配線上のソルダーレジストなどの厚みをランドパターン表面から0.03 mm以下にしてください。
  - 3. マスク開口サイズと開口位置はランドパターンと合わせてください。
  - 4. 詳細は "SNTパッケージ活用の手引き" を参照してください。
- \*1. Pay attention to the land pattern width (0.25 mm min. / 0.30 mm typ.).
- \*2. Do not widen the land pattern to the center of the package (1.10 mm to 1.20 mm).

Caution 1. Do not do silkscreen printing and solder printing under the mold resin of the package.

- 2. The thickness of the solder resist on the wire pattern under the package should be 0.03 mm or less from the land pattern surface.
- 3. Match the mask aperture size and aperture position with the land pattern.
- 4. Refer to "SNT Package User's Guide" for details.
- \*1. 请注意焊盘模式的宽度 (0.25 mm min. / 0.30 mm typ.)。
- \*2. 请勿向封装中间扩展焊盘模式 (1.10 mm ~ 1.20 mm)。
  - 注意 1. 请勿在树脂型封装的下面印刷丝网、焊锡。
    - 2. 在封装下、布线上的阻焊膜厚度 (从焊盘模式表面起) 请控制在0.03 mm以下。
    - 3. 钢网的开口尺寸和开口位置请与焊盘模式对齐。
    - 4. 详细内容请参阅 "SNT封装的应用指南"。

| TITLE      | SNT-4A-A<br>-Land Recommendation |  |  |
|------------|----------------------------------|--|--|
| No.        | PF004-A-L-SD-4.1                 |  |  |
| ANGLE      |                                  |  |  |
| UNIT       | mm                               |  |  |
|            |                                  |  |  |
|            |                                  |  |  |
|            |                                  |  |  |
| ABLIC Inc. |                                  |  |  |

No. PF004-A-L-SD-4.1

## **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
   ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
- 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.
- 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges.
- 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.
- 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.

The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility.

- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.
- 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative.
- 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.



2.4-2019.07