

### S-82C2B/C Series

#### www.ablic.com

**BATTERY PROTECTION IC** FOR 2-SERIAL-CELL PACK

Rev.1.0 00

© ABLIC Inc., 2023

This IC is a protection IC for lithium-ion / lithium polymer rechargeable batteries, which includes high-accuracy voltage detection circuits and delay circuits. It is suitable for protecting 2-serial-cell lithium-ion / lithium polymer rechargeable battery packs from overcharge, overdischarge, and overcurrent.

The S-82C2B Series has an input pin for charge-discharge control signal (CTL pin), allowing for charge-discharge control with an external signal. The S-82C2C Series has an input pin for power-saving signal (PS pin), allowing for reduction of current consumption by using an external signal to start the power-saving function.

### Features

· High-accuracy voltage detection circuit Overcharge detection voltage n 3.500 V to 4.800 V (5 mV step) Accuracy ±20 mV Overcharge release voltage n 3.100 V to 4.800 V\*1 Accuracy ±50 mV 2.000 V to 3.000 V (10 mV step) Overdischarge detection voltage n Accuracy ±50 mV 2.000 V to 3.400 V\*2 Overdischarge release voltage n Accuracy ±75 mV Discharge overcurrent 1 detection voltage 3 mV to 400 mV (1 mV step) Accuracy ±3.0 mV Discharge overcurrent 2 detection voltage 10 mV to 400 mV (1 mV step) Accuracy ±5 mV Load short-circuiting detection voltage 20 mV to 800 mV (5 mV step) Accuracy ±10 mV Charge overcurrent detection voltage -400 mV to -3 mV (1 mV step) Accuracy ±3.0 mV

Detection delay times are generated only by an internal circuit (external capacitors are unnecessary).

- Charge-discharge control function (S-82C2B Series) CTL pin control logic: CTL pin internal resistance connection: CTL pin internal resistance value: Power-saving function (S-82C2C Series)
- PS pin control logic: PS pin internal resistance value:
- 0 V battery charge:
- Power-down function:
- High-withstand voltage:
- Wide operation temperature range:
- Low current consumption During operation: During power-down: During overdischarge: During power-saving (S-82C2C Series):

Active "H", active "L" Pull-up, pull-down 1 M $\Omega$  to 10 M $\Omega$  (1 M $\Omega$  step)

Active "H", active "L" 1 M $\Omega$  to 10 M $\Omega$  (1 M $\Omega$  step) Enabled, inhibited S-82C2B Series: Available, unavailable S-82C2C Series: Available VM pin and CO pin: Absolute maximum rating 28 V  $Ta = -40^{\circ}C \text{ to } +85^{\circ}C$ 

3.0 μA typ., 6.0 μA max. (Ta = +25°C) 50 nA max. (Ta = +25°C) 1.0 μA max. (Ta = +25°C) 50 nA max. (Ta = +25°C)

Lead-free (Sn 100%), halogen-free

\*1. Overcharge release voltage = Overcharge detection voltage – Overcharge hysteresis voltage (Overcharge hysteresis voltage can be selected as 0 V or from a range of 0.1 V to 0.4 V in 50 mV step.)

\*2. Overdischarge release voltage = Overdischarge detection voltage + Overdischarge hysteresis voltage (Overdischarge hysteresis voltage can be selected as 0 V or from a range of 0.1 V to 0.7 V in 100 mV step.)

**Remark** n = 1, 2

### Applications

- Lithium-ion rechargeable battery pack
- · Lithium polymer rechargeable battery pack

### Packages

- SNT-8A
- HSNT-8(1616)

### Block Diagram

1. S-82C2B Series



Figure 1

### 2. S-82C2C Series



Figure 2

### Product Name Structure

1. Product name



- **\*1.** Refer to the tape drawing.
- \*2. Refer to "3. Product name list".

### 2. Package

 Table 1
 Package Drawing Codes

| Package Name | Dimension    | Таре         | Reel         | Land         |
|--------------|--------------|--------------|--------------|--------------|
| SNT-8A       | PH008-A-P-SD | PH008-A-C-SD | PH008-A-R-SD | PH008-A-L-SD |
| HSNT-8(1616) | PY008-A-P-SD | PY008-A-C-SD | PY008-A-R-SD | PY008-A-L-SD |

### 3. Product name list

### 3.1 S-82C2C Series

### 3.1.1 HSNT-8(1616)

Table 2 (1 / 3)

| Product Name     | Overcharge<br>Detection<br>Voltage<br>[Vcu] | Overcharge<br>Release<br>Voltage<br>[VcL] | Overdischarge<br>Detection<br>Voltage<br>[V <sub>DL</sub> ] | Overdischarge<br>Release<br>Voltage<br>[V <sub>DU</sub> ] | Discharge<br>Overcurrent 1<br>Detection<br>Voltage<br>[V <sub>DIOV1</sub> ] | Discharge<br>Overcurrent 2<br>Detection<br>Voltage<br>[V <sub>DIOV2</sub> ] | Load Short-<br>circuiting<br>Detection<br>Voltage<br>[VSHORT] | Charge<br>Overcurrent<br>Detection<br>Voltage<br>[Vciov] |
|------------------|---------------------------------------------|-------------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------|---------------------------------------------------------------|----------------------------------------------------------|
| S-82C2CAA-A8T2U7 | 4.250 V                                     | 4.050 V                                   | 2.600 V                                                     | 2.800 V                                                   | 31.0 mV                                                                     | -                                                                           | 60 mV                                                         | –10.0 mV                                                 |

### Table 2 (2 / 3)

| Product Name     | Overcharge<br>Detection<br>Delay Time<br>[t <sub>CU</sub> ] | Overdischarge<br>Detection<br>Delay Time<br>[t <sub>DL</sub> ] | Discharge<br>Overcurrent 1<br>Detection<br>Delay Time<br>[tɒiov1] | Discharge<br>Overcurrent 2<br>Detection<br>Delay Time<br>[t <sub>DIOV2</sub> ] | Load<br>Short-circuiting<br>Detection Delay<br>Time<br>[tsнокт] | Charge<br>Overcurrent<br>Detection<br>Delay Time<br>[tciov] | Power-saving<br>Delay Time<br>[t <sub>Ps</sub> ] |
|------------------|-------------------------------------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------|--------------------------------------------------|
| S-82C2CAA-A8T2U7 | 256 ms                                                      | 64 ms                                                          | 128 ms                                                            | -                                                                              | 530 μs                                                          | 4 ms                                                        | 2 ms                                             |

### Table 2 (3 / 3)

| Product Name     | PS Pin                      | PS Pin Internal Resistance             | PS Pin Voltage "H"*³    | PS Pin Voltage "L"*4     | 0 V Battery          |
|------------------|-----------------------------|----------------------------------------|-------------------------|--------------------------|----------------------|
|                  | Control Logic <sup>*1</sup> | Value <sup>*2</sup> [R <sub>PS</sub> ] | [V <sub>PSH</sub> ]     | [V <sub>PSL</sub> ]      | Charge <sup>∗5</sup> |
| S-82C2CAA-A8T2U7 | Active "H"                  | $5 \text{ M}\Omega$                    | $V_{\text{DD}}-0.90\;V$ | V <sub>SS</sub> + 0.70 V | Inhibited            |

\*1. PS pin control logic: Active "H", active "L"

\*2. PS pin internal resistance value:  $1 \text{ M}\Omega$  to  $10 \text{ M}\Omega$  ( $1 \text{ M}\Omega$  step)

\*3. PS pin voltage "H":  $V_{SS} + 0.75 V$ ,  $V_{DD} - 0.90 V$ 

\*4. PS pin voltage "L":  $V_{SS} + 0.70 \text{ V}, V_{DD} - 0.95 \text{ V}$ 

**\*5.** 0 V battery charge: Enabled, inhibited

**Remark 1.** Please contact our sales representatives for products other than the above.

2. The delay times can be changed within the range listed in **Table 3**. For details, please contact our sales representatives.

### Table 3

| Delay Time                                      | Symbol             |        |        | Remark |       |        |        |                               |
|-------------------------------------------------|--------------------|--------|--------|--------|-------|--------|--------|-------------------------------|
| Overcharge detection delay time                 | t <sub>CU</sub>    | 256 ms | 512 ms | 1.0 s  | -     | -      | -      | Select a value from the left. |
| Overdischarge detection delay time              | t <sub>DL</sub>    | 32 ms  | 64 ms  | 128 ms | -     | -      | -      | Select a value from the left. |
|                                                 |                    | 8 ms   | 16 ms  | 32 ms  | 64 ms | 128 ms | 256 ms |                               |
| Discharge overcurrent 1 detection               | t <sub>DIOV1</sub> | 512 ms | 1.0 s  | 1.28 s | 2.0 s | 3.0 s  | 3.75 s | Select a value from the left. |
| delay time                                      |                    | 4.0 s  | -      | -      | -     | -      | -      |                               |
| Discharge overcurrent 2 detection<br>delay time | t <sub>DIOV2</sub> | 4 ms   | 8 ms   | 16 ms  | 32 ms | 64 ms  | 128 ms | Select a value from the left. |
| Load short-circuiting detection delay time      | t <sub>SHORT</sub> | 280 μs | 530 μs | -      | -     | -      | -      | Select a value from the left. |
| Charge overcurrent detection delay time         | tciov              | 4 ms   | 8 ms   | 16 ms  | 32 ms | 64 ms  | 128 ms | Select a value from the left. |
| Charge-discharge inhibition delay time          | t <sub>CTL</sub>   | 2 ms   | 4 ms   | 48 ms  | 64 ms | 128 ms | 256 ms | Select a value from the left. |
| Power-saving delay time                         | t <sub>PS</sub>    | 2 ms   | 4 ms   | 48 ms  | 64 ms | 128 ms | 256 ms | Select a value from the left. |

### Pin Configuration

### 1. SNT-8A



Figure 3

| Pin No. | Symbol | Description                                                                                        |
|---------|--------|----------------------------------------------------------------------------------------------------|
| 1       | CTL    | Input pin for charge-discharge control signal                                                      |
| 2       | VM     | Input pin for external negative voltage                                                            |
| 3       | CO     | Connection pin of charge control FET gate (CMOS output)                                            |
| 4       | DO     | Connection pin of discharge control FET gate (CMOS output)                                         |
| 5       | NC*1   | No connection                                                                                      |
| 6       | VSS    | Input pin for negative power supply, connection pin for negative voltage of battery 2              |
| 7       | VC     | Connection pin for negative voltage of battery 1, connection pin for positive voltage of battery 2 |
| 8       | VDD    | Input pin for positive power supply, connection pin for positive voltage of battery 1              |

Table 4 S-82C2B Series

#### Table 5 S-82C2C Series

| Pin No. | Symbol | Description                                                                                        |
|---------|--------|----------------------------------------------------------------------------------------------------|
| 1       | PS     | Input pin for power-saving signal                                                                  |
| 2       | VM     | Input pin for external negative voltage                                                            |
| 3       | CO     | Connection pin of charge control FET gate (CMOS output)                                            |
| 4       | DO     | Connection pin of discharge control FET gate (CMOS output)                                         |
| 5       | NC*1   | No connection                                                                                      |
| 6       | VSS    | Input pin for negative power supply, connection pin for negative voltage of battery 2              |
| 7       | VC     | Connection pin for negative voltage of battery 1, connection pin for positive voltage of battery 2 |
| 8       | VDD    | Input pin for positive power supply,<br>connection pin for positive voltage of battery 1           |

**\*1.** The NC pin is electrically open.

The NC pin can be connected to the VDD pin or the VSS pin.

### BATTERY PROTECTION IC FOR 2-SERIAL-CELL PACK S-82C2B/C Series

### 2. HSNT-8(1616)

| Top view   | / |
|------------|---|
| 1          | 3 |
| 4          | 5 |
| Bottom vie | w |
| 8          | 1 |
| 5 86284    | 1 |

| E          | 1      |  |
|------------|--------|--|
| <u>8  </u> | 4 قېلد |  |
|            | *1     |  |

Figure 4

| Table 6 S-82C2B Series |        |                                                                                                    |  |  |  |  |  |
|------------------------|--------|----------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Pin No.                | Symbol | Description                                                                                        |  |  |  |  |  |
| 1                      | CTL    | Input pin for charge-discharge control signal                                                      |  |  |  |  |  |
| 2                      | VM     | nput pin for external negative voltage                                                             |  |  |  |  |  |
| 3                      | CO     | Connection pin of charge control FET gate (CMOS output)                                            |  |  |  |  |  |
| 4                      | DO     | Connection pin of discharge control FET gate (CMOS output)                                         |  |  |  |  |  |
| 5                      | NC*2   | No connection                                                                                      |  |  |  |  |  |
| 6                      | VSS    | Input pin for negative power supply,<br>connection pin for negative voltage of battery 2           |  |  |  |  |  |
| 7                      | VC     | Connection pin for negative voltage of battery 1, connection pin for positive voltage of battery 2 |  |  |  |  |  |
| 8                      | VDD    | Input pin for positive power supply, connection pin for positive voltage of battery 1              |  |  |  |  |  |

### Table 7 S-82C2C Series

| Pin No. | Symbol | Description                                                                                        |
|---------|--------|----------------------------------------------------------------------------------------------------|
| 1       | PS     | Input pin for power-saving signal                                                                  |
| 2       | VM     | Input pin for external negative voltage                                                            |
| 3       | CO     | Connection pin of charge control FET gate (CMOS output)                                            |
| 4       | DO     | Connection pin of discharge control FET gate (CMOS output)                                         |
| 5       | NC*2   | No connection                                                                                      |
| 6       | VSS    | Input pin for negative power supply, connection pin for negative voltage of battery 2              |
| 7       | VC     | Connection pin for negative voltage of battery 1, connection pin for positive voltage of battery 2 |
| 8       | VDD    | Input pin for positive power supply,<br>connection pin for positive voltage of battery 1           |

- \*1. Connect the heat sink of backside at shadowed area to the board, and set electric potential open or  $V_{DD}$ . However, do not use it as the function of electrode.
- \*2. The NC pin is electrically open. The NC pin can be connected to the VDD pin or the VSS pin.

Rev.1.0\_00

### Absolute Maximum Ratings

|                                           |                  |             | (Ta = +25°C unless otherv                  | vise specified) |
|-------------------------------------------|------------------|-------------|--------------------------------------------|-----------------|
| Item                                      | Symbol           | Applied Pin | Absolute Maximum Rating                    | Unit            |
| Input voltage between VDD pin and VSS pin | VDS              | VDD         | $V_{SS} - 0.3$ to $V_{SS} + 12$            | V               |
| VC pin input voltage                      | Vvc              | VC          | $V_{DD} - 12$ to $V_{DD} + 0.3$            | V               |
| CTL pin input voltage (S-82C2B Series)    | VCTL             | CTL         | $V_{DD} - 12$ to $V_{DD} + 0.3$            | V               |
| PS pin input voltage (S-82C2C Series)     | Vps              | PS          | $V_{DD} - 12$ to $V_{DD} + 0.3$            | V               |
| VM pin input voltage                      | Vvм              | VM          | $V_{DD} - 28$ to $V_{DD} + 0.3$            | V               |
| DO pin output voltage                     | Vdo              | DO          | $V_{\text{SS}}-0.3$ to $V_{\text{DD}}+0.3$ | V               |
| CO pin output voltage                     | Vco              | СО          | $V_{\text{VM}}-0.3$ to $V_{\text{DD}}+0.3$ | V               |
| Operation ambient temperature             | T <sub>opr</sub> | _           | -40 to +85                                 | °C              |
| Storage temperature                       | T <sub>stg</sub> | -           | –55 to +125                                | °C              |

Table 8

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

### ■ Thermal Resistance Value

### Table 9

| Item                                     | Symbol | Condit       | Min.    | Тур.      | Max. | Unit |      |
|------------------------------------------|--------|--------------|---------|-----------|------|------|------|
|                                          |        |              | Board A | _         | 211  | _    | °C/W |
|                                          |        |              | Board B | _         | 173  | _    | °C/W |
|                                          | ALθ    | SNT-8A       | Board C | _         | _    | _    | °C/W |
|                                          |        |              | Board D | _         | -    | _    | °C/W |
| Junction-to-ambient thermal resistance*1 |        |              | Board E | _         | _    | _    | °C/W |
|                                          |        |              | Board A | _         | 214  | _    | °C/W |
|                                          |        |              | Board B | _         | 172  | _    | °C/W |
|                                          |        | HSNT-8(1616) | Board C | _         | -    | _    | °C/W |
|                                          |        |              | Board D | Board D – | -    | _    | °C/W |
|                                          |        |              | Board E | _         | _    | _    | °C/W |

\*1. Test environment: compliance with JEDEC STANDARD JESD51-2A

**Remark** Refer to "**■ Power Dissipation**" and "**Test Board**" for details.

### Electrical Characteristics

1. Ta = +25°C

Table 10 (1 / 2)

|                                                    |                    | Table 10 (1                               | 72)                        | <b>(T - -</b>         |                         |        | · · · · ·       |
|----------------------------------------------------|--------------------|-------------------------------------------|----------------------------|-----------------------|-------------------------|--------|-----------------|
|                                                    |                    |                                           |                            | (Ta = +25             | 5°C unless other        | wise s |                 |
| Item                                               | Symbol             | Condition                                 | Min.                       | Тур.                  | Max.                    | Unit   | Test<br>Circuit |
| Detection Voltage                                  |                    |                                           |                            |                       |                         |        |                 |
| Overcharge detection voltage n                     | VcUn               | -                                         | Vcu - 0.020                | Vcu                   | $V_{CU} + 0.020$        | V      | 1               |
| 0                                                  | Va                 | V <sub>CL</sub> ≠ V <sub>CU</sub>         | $V_{\text{CL}}-0.050$      | Vcl                   | $V_{\text{CL}} + 0.050$ | V      | 1               |
| Overcharge release voltage n                       | VCLn               | V <sub>CL</sub> = V <sub>CU</sub>         | $V_{\text{CL}}-0.025$      | Vcl                   | $V_{CL} + 0.020$        | V      | 1               |
| Overdischarge detection voltage n                  | VDLn               | -                                         | $V_{\text{DL}}-0.050$      | VDL                   | $V_{DL} + 0.050$        | V      | 2               |
|                                                    |                    | V <sub>DL</sub> ≠ V <sub>DU</sub>         | V <sub>DU</sub> - 0.075    | Vdu                   | V <sub>DU</sub> + 0.075 | V      | 2               |
| Overdischarge release voltage n                    | VDUn               | $V_{DL} = V_{DU}$                         | V <sub>DU</sub> - 0.050    | Vdu                   | V <sub>DU</sub> + 0.050 | V      | 2               |
| Discharge overcurrent 1<br>detection voltage       | V <sub>DIOV1</sub> | _                                         | Vdiov1 - 3                 | V <sub>DIOV1</sub>    | $V_{\text{DIOV1}} + 3$  | mV     | 5               |
| Discharge overcurrent 2 detection voltage          | V <sub>DIOV2</sub> | -                                         | Vdiov2 – 5                 | V <sub>DIOV2</sub>    | $V_{\text{DIOV2}} + 5$  | mV     | 2               |
| Load short-circuiting<br>detection voltage         | Vshort             | _                                         | Vshort – 10                | VSHORT                | Vshort + 10             | mV     | 2               |
| Charge overcurrent<br>detection voltage            | Vciov              | _                                         | Vciov – 3                  | Vciov                 | V <sub>CIOV</sub> + 3   | mV     | 2               |
| Discharge overcurrent<br>release voltage           | Vriov              | V1 = V2 = 3.4 V                           | V <sub>DD</sub> – 1.3      | V <sub>DD</sub> - 1.2 | Vdd - 1.1               | V      | 5               |
| 0 V Battery Charge                                 |                    |                                           |                            |                       |                         |        |                 |
| 0 V battery charge starting charger voltage        | VOCHA              | 0 V battery charge<br>enabled             | 0.7                        | 1.1                   | 1.5                     | V      | 4               |
| 0 V battery charge inhibition<br>battery voltage n | VoiNHn             | 0 V battery charge<br>inhibited           | 1.00                       | 1.25                  | 1.40                    | V      | 2               |
| Internal Resistance                                |                    |                                           |                            |                       |                         |        |                 |
| Resistance between VDD pin and VM pin              | R∨мD               | V1 = V2 = 1.8 V,<br>V <sub>VM</sub> = 0 V | 1000                       | 2500                  | 5000                    | kΩ     | 3               |
| Resistance between VDD pin and VM pin 2            | Rvmd2              | S-82C2C Series                            | 12                         | 18                    | 24                      | kΩ     | 3               |
| Resistance between VM pin and VSS pin              | R∨мs               | V1 = V2 = 3.4 V,<br>Vvm = 1.0 V           | 3.5                        | 7                     | 14                      | kΩ     | 3               |
| CTL pin internal resistance                        | RCTL               | S-82C2B Series                            | $R_{\text{CTL}} 	imes 0.5$ | RCTL                  | $R_{CTL} 	imes 2.0$     | MΩ     | 3               |
| PS pin internal resistance                         | Rps                | S-82C2C Series                            | $R_{PS} 	imes 0.5$         | Rps                   | Rps × 2.0               | MΩ     | 3               |
| Input Voltage                                      |                    |                                           |                            |                       |                         |        |                 |
| Operation voltage between VDD<br>pin and VSS pin   | VDSOP1             | _                                         | 1.5                        | _                     | 10                      | V      | -               |
| Operation voltage between VDD<br>pin and VM pin    | Vdsop2             | -                                         | 1.5                        | -                     | 28                      | V      | _               |
| CTL pin voltage "H"                                | Vctlh              | S-82C2B Series                            | Vctlh – 0.3                | Vctlh                 | V <sub>CTLH</sub> + 0.3 | V      | 2               |
| CTL pin voltage "L"                                | VCTLL              | S-82C2B Series                            | Vctll – 0.3                | Vctll                 | Vctll + 0.3             | V      | 2               |
| PS pin voltage "H"                                 | VPSH               | S-82C2C Series                            | V <sub>PSH</sub> – 0.3     | VPSH                  | V <sub>PSH</sub> + 0.3  | V      | 2               |
| PS pin voltage "L"                                 | VPSL               | S-82C2C Series                            | $V_{\text{PSL}} - 0.3$     | Vpsl                  | VPSL + 0.3              | V      | 2               |

**Remark** n = 1, 2

# BATTERY PROTECTION IC FOR 2-SERIAL-CELL PACK S-82C2B/C Series

Rev.1.0\_00

|                                                 |                    | Table 10 (2                                 | 2 / 2)                     | ( <b>T</b> •       |                           |        |                 |
|-------------------------------------------------|--------------------|---------------------------------------------|----------------------------|--------------------|---------------------------|--------|-----------------|
|                                                 |                    | 1                                           | 1                          | (Ta = +2           | 5°C unless other          | wise s |                 |
| Item                                            | Symbol             | Condition                                   | Min.                       | Тур.               | Max.                      | Unit   | Test<br>Circuit |
| Input Current                                   |                    |                                             |                            |                    |                           |        |                 |
| Current consumption during operation            | IOPE               | V1 = V2 = 3.4 V,<br>V <sub>VM</sub> = 0 V   | _                          | 3.0                | 6.0                       | μA     | 3               |
| VC pin current                                  | lvc                | V1 = V2 = 3.4 V,<br>V <sub>VM</sub> = 0 V   | -0.1                       | 0.0                | 0.1                       | μA     | 3               |
| Current consumption during power-down           | IPDN               | V1 = V2 = 1.5 V,<br>V <sub>VM</sub> = 3.0 V | _                          | -                  | 50                        | nA     | 3               |
| Current consumption during overdischarge        | IOPED              | V1 = V2 = 1.5 V,<br>V <sub>VM</sub> = 3.0 V | _                          | _                  | 1.0                       | μA     | 3               |
| Current consumption during power-saving         | Ips                | S-82C2C Series                              | _                          | -                  | 50                        | nA     | 3               |
| Output Resistance                               |                    |                                             |                            |                    | I                         |        |                 |
| CO pin resistance "H"                           | Rсон               | -                                           | 3                          | 6                  | 12                        | kΩ     | 4               |
| CO pin resistance "L"                           | Rcol               | -                                           | 1.5                        | 3                  | 6                         | kΩ     | 4               |
| DO pin resistance "H"                           | Rdoh               | -                                           | 3.5                        | 7                  | 14                        | kΩ     | 4               |
| DO pin resistance "L"                           | Rdol               | -                                           | 1                          | 2                  | 4                         | kΩ     | 4               |
| Delay Time                                      |                    |                                             |                            |                    |                           |        |                 |
| Overcharge detection delay time                 | tcu                | -                                           | $t_{CU} 	imes 0.7$         | tc∪                | $t_{CU} 	imes 1.3$        | -      | 5               |
| Overdischarge detection delay time              | t <sub>DL</sub>    | _                                           | $t_{\text{DL}} 	imes 0.7$  | t <sub>DL</sub>    | $t_{\text{DL}} 	imes 1.3$ | -      | 5               |
| Discharge overcurrent 1<br>detection delay time | t <sub>DIOV1</sub> | _                                           | t <sub>DIOV1</sub> × 0.75  | t <sub>DIOV1</sub> | t <sub>DIOV1</sub> × 1.25 | -      | 5               |
| Discharge overcurrent 2<br>detection delay time | tdiov2             | _                                           | t <sub>DIOV2</sub> × 0.7   | tdiov2             | t <sub>DIOV2</sub> × 1.3  | _      | 5               |
| Load short-circuiting<br>detection delay time   | <b>t</b> SHORT     | _                                           | tshort × 0.7               | tshort             | tshort × 1.3              | -      | 5               |
| Charge overcurrent<br>detection delay time      | tciov              | _                                           | t <sub>CIOV</sub> × 0.7    | tciov              | tciov × 1.3               | _      | 5               |
| Charge-discharge inhibition delay time          | tc⊤∟               | S-82C2B Series                              | $t_{\text{CTL}} 	imes 0.7$ | tc⊤∟               | tctl × 1.3                | -      | 5               |
| Power-saving delay time                         | t₽s                | S-82C2C Series                              | t <sub>PS</sub> ×0.7       | tes                | t <sub>PS</sub> × 1.3     | -      | 5               |

### Table 10 (2 / 2)

### 2. Ta = $-20^{\circ}$ C to $+60^{\circ}$ C<sup>\*1</sup>

|                                                  |                    | Table 11 (1                                 |                              | 0°C to +60°     | C <sup>*1</sup> unless other | wise s | pecified)       |
|--------------------------------------------------|--------------------|---------------------------------------------|------------------------------|-----------------|------------------------------|--------|-----------------|
| ltem                                             | Symbol             | Condition                                   | Min.                         | Тур.            | Max.                         | Unit   | Test<br>Circuit |
| Detection Voltage                                |                    |                                             |                              |                 |                              |        |                 |
| Overcharge detection voltage n                   | VcUn               | -                                           | V <sub>CU</sub> – 0.025      | Vcu             | $V_{CU} + 0.025$             | V      | 1               |
|                                                  | Max                | VcL ≠ Vcu                                   | $V_{\text{CL}}-0.065$        | VcL             | $V_{\text{CL}} + 0.057$      | V      | 1               |
| Overcharge release voltage n                     | VCLn               | V <sub>CL</sub> = V <sub>CU</sub>           | $V_{\text{CL}}-0.030$        | VcL             | $V_{CL} + 0.025$             | V      | 1               |
| Overdischarge detection voltage n                | VDLn               | -                                           | $V_{\text{DL}}-0.060$        | VDL             | $V_{DL} + 0.055$             | V      | 2               |
|                                                  |                    | Vdl ≠ Vdu                                   | Vdu - 0.085                  | Vdu             | Vdu + 0.080                  | V      | 2               |
| Overdischarge release voltage n                  | VDUn               | $V_{DL} = V_{DU}$                           | V <sub>DU</sub> - 0.060      | Vdu             | V <sub>DU</sub> + 0.055      | V      | 2               |
| Discharge overcurrent 1<br>detection voltage     | VDIOV1             | _                                           | Vdiov1 – 5                   | VDIOV1          | VDIOV1 + 5                   | mV     | 5               |
| Discharge overcurrent 2<br>detection voltage     | Vdiov2             | -                                           | Vdiov2 – 8                   | Vdiov2          | VDIOV2 + 8                   | mV     | 2               |
| Load short-circuiting<br>detection voltage       | VSHORT             | -                                           | Vshort – 20                  | VSHORT          | VSHORT + 20                  | mV     | 2               |
| Charge overcurrent detection<br>voltage          | Vciov              | _                                           | Vciov – 5                    | Vciov           | Vciov + 5                    | mV     | 2               |
| Discharge overcurrent release voltage            | VRIOV              | V1 = V2 = 3.4 V                             | Vdd - 1.3                    | Vdd - 1.2       | Vdd – 1.1                    | V      | 5               |
| 0 V Battery Charge                               |                    |                                             |                              |                 |                              |        |                 |
| 0 V battery charge starting charger voltage      | Vocha              | 0 V battery charge<br>enabled               | 0.5                          | 1.1             | 1.7                          | V      | 4               |
| 0 V battery charge inhibition battery voltage n  | Voinhn             | 0 V battery charge<br>inhibited             | 1.00                         | 1.25            | 1.40                         | V      | 2               |
| Internal Resistance                              | •                  |                                             |                              |                 |                              |        |                 |
| Resistance between VDD pin and VM pin            | RVMD               | V1 = V2 = 1.8 V,<br>V <sub>VM</sub> = 0 V   | 500                          | 2500            | 7000                         | kΩ     | 3               |
| Resistance between VDD pin and VM pin 2          | R <sub>VMD2</sub>  | S-82C2C Series                              | 8                            | 18              | 30                           | kΩ     | 3               |
| Resistance between VM pin and VSS pin            | Rvms               | V1 = V2 = 1.5 V,<br>V <sub>VM</sub> = 3.0 V | 3.5                          | 7               | 14                           | kΩ     | 3               |
| CTL pin internal resistance                      | RCTL               | S-82C2B Series                              | $R_{\text{CTL}} \times 0.25$ | RCTL            | $R_{\text{CTL}} 	imes 3.0$   | MΩ     | 3               |
| PS pin internal resistance                       | R <sub>PS</sub>    | S-82C2C Series                              | $R_{\text{PS}} 	imes 0.25$   | R <sub>PS</sub> | $R_{PS} 	imes 3.0$           | MΩ     | 3               |
| Input Voltage                                    |                    |                                             |                              |                 |                              |        |                 |
| Operation voltage between VDD<br>pin and VSS pin | V <sub>DSOP1</sub> | _                                           | 1.5                          | _               | 10                           | V      | _               |
| Operation voltage between VDD<br>pin and VM pin  | Vdsop2             | -                                           | 1.5                          | -               | 28                           | V      | -               |
| CTL pin voltage "H"                              | VCTLH              | S-82C2B Series                              | Vctlh – 0.4                  | VCTLH           | $V_{\text{CTLH}} + 0.4$      | V      | 2               |
| CTL pin voltage "L"                              | VCTLL              | S-82C2B Series                              | $V_{\text{CTLL}} - 0.4$      | VCTLL           | $V_{\text{CTLL}} + 0.4$      | V      | 2               |
| PS pin voltage "H"                               | VPSH               | S-82C2C Series                              | $V_{\text{PSH}} - 0.4$       | VPSH            | V <sub>PSH</sub> + 0.4       | V      | 2               |
| PS pin voltage "L"                               | VPSL               | S-82C2C Series                              | $V_{\text{PSL}}-0.4$         | VPSL            | $V_{\text{PSL}} + 0.4$       | V      | 2               |

Table 11 (1 / 2)

**Remark** n = 1, 2

## BATTERY PROTECTION IC FOR 2-SERIAL-CELL PACK S-82C2B/C Series

Rev.1.0\_00

|                                                 |                            | Table 11 (                                  | •                          | 0°C to +60°        | °C <sup>*1</sup> unless other | wise s | pecified)       |
|-------------------------------------------------|----------------------------|---------------------------------------------|----------------------------|--------------------|-------------------------------|--------|-----------------|
| ltem                                            | Symbol                     | Condition                                   | Min.                       | Тур.               | Max.                          | Unit   | Test<br>Circuit |
| Input Current                                   |                            |                                             |                            |                    |                               |        |                 |
| Current consumption during operation            | IOPE                       | V1 = V2 = 3.4 V,<br>V <sub>VM</sub> = 0 V   | -                          | 3.0                | 7.0                           | μA     | 3               |
| VC pin current                                  | lvc                        | V1 = V2 = 3.4 V,<br>V <sub>VM</sub> = 0 V   | -0.1                       | 0.0                | 0.1                           | μA     | 3               |
| Current consumption during power-down           | IPDN                       | V1 = V2 = 1.5 V,<br>V <sub>VM</sub> = 3.0 V | _                          | -                  | 100                           | nA     | 3               |
| Current consumption during<br>overdischarge     | IOPED                      | V1 = V2 = 1.5 V,<br>V <sub>VM</sub> = 3.0 V | _                          | _                  | 1.2                           | μA     | 3               |
| Current consumption during power-saving         | Current consumption during |                                             | _                          | _                  | 100                           | nA     | 3               |
| Output Resistance                               | •                          |                                             |                            | •                  |                               |        |                 |
| CO pin resistance "H"                           | Rсон                       | _                                           | 1.5                        | 6                  | 18                            | kΩ     | 4               |
| CO pin resistance "L"                           | Rcol                       | _                                           | 0.75                       | 3                  | 9                             | kΩ     | 4               |
| DO pin resistance "H"                           | Rdoh                       | -                                           | 1.8                        | 7                  | 21                            | kΩ     | 4               |
| DO pin resistance "L"                           | RDOL                       | _                                           | 0.5                        | 2                  | 6                             | kΩ     | 4               |
| Delay Time                                      |                            |                                             |                            |                    |                               |        |                 |
| Overcharge detection delay time                 | tcu                        | -                                           | t <sub>CU</sub> × 0.6      | tcu                | t <sub>cu</sub> × 1.4         | -      | 5               |
| Overdischarge detection<br>delay time           | t <sub>DL</sub>            | -                                           | $t_{DL} 	imes 0.6$         | t <sub>DL</sub>    | $t_{DL} 	imes 1.4$            | -      | 5               |
| Discharge overcurrent 1<br>detection delay time | t <sub>DIOV1</sub>         | _                                           | t <sub>DIOV1</sub> × 0.65  | t <sub>DIOV1</sub> | t <sub>DIOV1</sub> × 1.35     | _      | 5               |
| Discharge overcurrent 2<br>detection delay time | tdiov2                     | _                                           | t <sub>DIOV2</sub> × 0.6   | tdiov2             | t <sub>DIOV2</sub> × 1.4      | -      | 5               |
| Load short-circuiting<br>detection delay time   | <b>t</b> SHORT             | _                                           | tshort × 0.6               | tshort             | tshort × 1.4                  | -      | 5               |
| Charge overcurrent<br>detection delay time      | tciov                      | _                                           | tciov × 0.6                | tciov              | tciov × 1.4                   | -      | 5               |
| Charge-discharge inhibition<br>delay time       | <b>t</b> c⊤∟               | S-82C2B Series                              | $t_{\text{CTL}} 	imes 0.6$ | tc⊤∟               | t <sub>CTL</sub> × 1.4        | _      | 5               |
| Power-saving delay time                         | tps                        | S-82C2C Series                              | t <sub>PS</sub> × 0.6      | tes                | $t_{\text{PS}} 	imes 1.4$     | -      | 5               |

Table 11 (2 / 2)

\*1. Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production.

### 3. Ta = $-40^{\circ}$ C to $+85^{\circ}$ C<sup>\*1</sup>

|                                                  |                   | Table 12 (1                                 |                             | 0°C to +85°     | C <sup>*1</sup> unless other | wise s | pecified)       |
|--------------------------------------------------|-------------------|---------------------------------------------|-----------------------------|-----------------|------------------------------|--------|-----------------|
| ltem                                             | Symbol            | Condition                                   | Min.                        | Тур.            | Max.                         | Unit   | Test<br>Circuit |
| Detection Voltage                                | _                 |                                             |                             |                 |                              |        |                 |
| Overcharge detection voltage n                   | VcUn              | -                                           | Vcu - 0.050                 | Vcu             | $V_{\text{CU}} + 0.035$      | V      | 1               |
|                                                  | Max               | VcL ≠ Vcu                                   | $V_{\text{CL}}-0.080$       | VcL             | $V_{CL} + 0.060$             | V      | 1               |
| Overcharge release voltage n                     | VCLn              | V <sub>CL</sub> = V <sub>CU</sub>           | V <sub>CL</sub> - 0.055     | Vcl             | $V_{CL} + 0.035$             | V      | 1               |
| Overdischarge detection voltage n                | VDLn              | _                                           | $V_{\text{DL}}-0.060$       | VDL             | $V_{DL} + 0.060$             | V      | 2               |
|                                                  |                   | Vdl ≠ Vdu                                   | Vdu - 0.105                 | Vdu             | VDU + 0.085                  | V      | 2               |
| Overdischarge release voltage n                  | VDUn              | V <sub>DL</sub> = V <sub>DU</sub>           | $V_{\text{DU}}-0.080$       | Vdu             | $V_{DU} + 0.060$             | V      | 2               |
| Discharge overcurrent 1<br>detection voltage     | VDIOV1            | -                                           | Vdiov1 – 5                  | VDIOV1          | VDIOV1 + 5                   | mV     | 5               |
| Discharge overcurrent 2<br>detection voltage     | VDIOV2            | -                                           | Vdiov2 – 8                  | Vdiov2          | Vdiov2 + 8                   | mV     | 2               |
| Load short-circuiting<br>detection voltage       | VSHORT            | -                                           | Vshort – 20                 | VSHORT          | VSHORT + 20                  | mV     | 2               |
| Charge overcurrent detection voltage             | Vciov             | -                                           | Vciov – 5                   | Vciov           | Vciov + 5                    | mV     | 2               |
| Discharge overcurrent release voltage            | VRIOV             | V1 = V2 = 3.4 V                             | Vdd - 1.3                   | Vdd - 1.2       | Vdd – 1.1                    | V      | 5               |
| 0 V Battery Charge                               |                   |                                             |                             |                 |                              |        |                 |
| 0 V battery charge starting charger voltage      | Vocha             | 0 V battery charge<br>enabled               | 0.5                         | 1.1             | 1.7                          | V      | 4               |
| 0 V battery charge inhibition battery voltage n  | V0INHn            | 0 V battery charge<br>inhibited             | 1.00                        | 1.25            | 1.40                         | V      | 2               |
| Internal Resistance                              |                   |                                             |                             |                 |                              |        |                 |
| Resistance between VDD pin and VM pin            | RVMD              | V1 = V2 = 1.8 V,<br>V <sub>VM</sub> = 0 V   | 500                         | 2500            | 7000                         | kΩ     | 3               |
| Resistance between VDD pin and VM pin 2          | R <sub>VMD2</sub> | S-82C2C Series                              | 8                           | 18              | 30                           | kΩ     | 3               |
| Resistance between VM pin and VSS pin            | Rvмs              | V1 = V2 = 1.5 V,<br>V <sub>VM</sub> = 3.0 V | 3.5                         | 7               | 14                           | kΩ     | 3               |
| CTL pin internal resistance                      | RCTL              | S-82C2B Series                              | $R_{\text{CTL}} 	imes 0.25$ | RCTL            | $R_{CTL} 	imes 3.0$          | MΩ     | 3               |
| PS pin internal resistance                       | R <sub>PS</sub>   | S-82C2C Series                              | $R_{PS} 	imes 0.25$         | R <sub>PS</sub> | $R_{PS} 	imes 3.0$           | MΩ     | 3               |
| Input Voltage                                    |                   |                                             |                             |                 |                              |        |                 |
| Operation voltage between VDD<br>pin and VSS pin | VDSOP1            | -                                           | 1.5                         | -               | 10                           | V      | -               |
| Operation voltage between VDD pin and VM pin     | Vdsop2            | -                                           | 1.5                         | -               | 28                           | V      | _               |
| CTL pin voltage "H"                              | Vctlh             | S-82C2B Series                              | Vctlh – 0.4                 | Vctlh           | V <sub>CTLH</sub> + 0.4      | V      | 2               |
| CTL pin voltage "L"                              | Vctll             | S-82C2B Series                              | Vctll – 0.4                 | VCTLL           | V <sub>CTLL</sub> + 0.4      | V      | 2               |
| PS pin voltage "H"                               | VPSH              | S-82C2C Series                              | $V_{\text{PSH}} - 0.4$      | VPSH            | V <sub>PSH</sub> + 0.4       | V      | 2               |
| PS pin voltage "L"                               | VPSL              | S-82C2C Series                              | $V_{\text{PSL}} - 0.4$      | VPSL            | $V_{\text{PSL}} + 0.4$       | V      | 2               |

Table 12 (1 / 2)

**Remark** n = 1, 2

### **BATTERY PROTECTION IC FOR 2-SERIAL-CELL PACK** S-82C2B/C Series

Rev.1.0\_00

|                                                 |                            | Table 12 (2                                 | •                            | 0°C to +85°        | °C*1 unless other         | wise s | pecified        |
|-------------------------------------------------|----------------------------|---------------------------------------------|------------------------------|--------------------|---------------------------|--------|-----------------|
| ltem                                            | Symbol                     | Condition                                   | Min.                         | Тур.               | Max.                      | Unit   | Test<br>Circuit |
| Input Current                                   |                            |                                             |                              |                    |                           |        |                 |
| Current consumption during operation            | IOPE                       | V1 = V2 = 3.4 V,<br>V <sub>VM</sub> = 0 V   | -                            | 3.0                | 7.0                       | μA     | 3               |
| VC pin current                                  | lvc                        | V1 = V2 = 3.4 V,<br>V <sub>VM</sub> = 0 V   | -0.15                        | 0.0                | 0.15                      | μA     | 3               |
| Current consumption during<br>power-down        | IPDN                       | V1 = V2 = 1.5 V,<br>V <sub>VM</sub> = 3.0 V | -                            | -                  | 150                       | nA     | 3               |
| Current consumption during<br>overdischarge     | IOPED                      | V1 = V2 = 1.5 V,<br>V <sub>VM</sub> = 3.0 V | _                            | -                  | 1.2                       | μA     | 3               |
| Current consumption during power-saving         | Current consumption during |                                             | _                            | _                  | 150                       | nA     | 3               |
| Output Resistance                               |                            | ·                                           | ·                            |                    |                           |        |                 |
| CO pin resistance "H"                           | Rсон                       | -                                           | 1.5                          | 6                  | 18                        | kΩ     | 4               |
| CO pin resistance "L"                           | Rcol                       | -                                           | 0.75                         | 3                  | 9                         | kΩ     | 4               |
| DO pin resistance "H"                           | Rdoh                       | -                                           | 1.8                          | 7                  | 21                        | kΩ     | 4               |
| DO pin resistance "L"                           | RDOL                       | -                                           | 0.5                          | 2                  | 6                         | kΩ     | 4               |
| Delay Time                                      |                            |                                             |                              |                    |                           |        |                 |
| Overcharge detection delay time                 | tcu                        | -                                           | $t_{CU} 	imes 0.4$           | tc∪                | tcu × 1.6                 | -      | 5               |
| Overdischarge detection delay time              | t <sub>DL</sub>            | _                                           | $t_{\text{DL}} \times 0.4$   | t <sub>DL</sub>    | $t_{\text{DL}} 	imes 1.6$ | -      | 5               |
| Discharge overcurrent 1<br>detection delay time | t <sub>DIOV1</sub>         | _                                           | $t_{\text{DIOV1}} 	imes 0.4$ | t <sub>DIOV1</sub> | t <sub>DIOV1</sub> × 1.6  | -      | 5               |
| Discharge overcurrent 2<br>detection delay time | tdiov2                     | _                                           | t <sub>DIOV2</sub> × 0.4     | tdiov2             | t <sub>DIOV2</sub> × 1.6  | -      | 5               |
| Load short-circuiting<br>detection delay time   | <b>t</b> SHORT             | _                                           | tshort × 0.4                 | <b>t</b> SHORT     | tshort × 1.6              | -      | 5               |
| Charge overcurrent<br>detection delay time      | tciov                      | _                                           | tciov × 0.4                  | tciov              | tciov × 1.6               | -      | 5               |
| Charge-discharge inhibition<br>delay time       | tc⊤∟                       | S-82C2B Series                              | t <sub>CTL</sub> × 0.4       | tc⊤∟               | tc⊤∟ × 1.6                | -      | 5               |
| Power-saving delay time                         | tes                        | S-82C2C Series                              | $t_{\text{PS}} 	imes 0.4$    | tes                | t <sub>PS</sub> × 1.6     |        | 5               |

### Table 12 (2 / 2)

\*1. Since products are not screened at high and low temperature, the specification for this temperature range is guaranteed by design, not tested in production.

### Test Circuits

When CTL pin or PS pin control logic is active "H", SW1 and SW3 are turned off, SW2 and SW4 are turned on. When CTL pin or PS pin control logic is active "L", SW1 and SW3 are turned on, SW2 and SW4 are turned off.

Caution Unless otherwise specified, the output voltage levels "H" and "L" at CO pin (V<sub>CO</sub>) and DO pin (V<sub>DO</sub>) are judged by the threshold voltage (1.0 V) of the N-channel FET. Judge the CO pin level with respect to V<sub>VM</sub> and the DO pin level with respect to V<sub>SS</sub>.

### 1. Overcharge detection voltage, overcharge release voltage (Test circuit 1)

Overcharge detection voltage 1 (V<sub>CU1</sub>) is defined as the voltage V1 at which V<sub>CO</sub> goes from "H" to "L" when the voltage V1 is gradually increased after setting V1 = V2 = V<sub>CU</sub> – 0.05 V. Overcharge release voltage 1 (V<sub>CL1</sub>) is defined as the voltage V1 at which V<sub>CO</sub> goes from "L" to "H" when setting V2 = 3.4 V and when the voltage V1 is then gradually decreased. Overcharge hysteresis voltage 1 (V<sub>HC1</sub>) is defined as the difference between V<sub>CU1</sub> and V<sub>CL1</sub>. Overcharge detection voltage 2 (V<sub>HC1</sub>), overcharge release voltage 2 (V<sub>HC1</sub>) and overcharge hysteresis voltage 2 (V<sub>HC2</sub>).

Overcharge detection voltage 2 ( $V_{CU2}$ ), overcharge release voltage 2 ( $V_{CL2}$ ) and overcharge hysteresis voltage 2 ( $V_{HC2}$ ) can be determined in the same way.

### 2. Overdischarge detection voltage, overdischarge release voltage (Test circuit 2)

Overdischarge detection voltage 1 ( $V_{DL1}$ ) is defined as the voltage V1 at which  $V_{D0}$  goes from "H" to "L" when the voltage V1 is gradually decreased after setting V1 = V2 = 3.4 V, V3 = V6 = 0 V. Overdischarge release voltage 1 ( $V_{DU1}$ ) is defined as the voltage V1 at which  $V_{D0}$  goes from "L" to "H" when setting V3 = 0.01 V, V6 = 0 V and when the voltage V1 is then gradually increased. Overdischarge hysteresis voltage 1 ( $V_{HD1}$ ) is defined as the difference between  $V_{DU1}$  and  $V_{DL1}$ . Overdischarge detection voltage 2 ( $V_{DL2}$ ), overdischarge release voltage 2 ( $V_{DU2}$ ) and overdischarge hysteresis voltage 2 ( $V_{HD2}$ ) can be determined in the same way.

## 3. Discharge overcurrent 1 detection voltage, discharge overcurrent release voltage (Test circuit 5)

Discharge overcurrent 1 detection voltage ( $V_{DIOV1}$ ) is defined as the voltage V3 at which delay time from when V3 is increased after setting V1 = V2 = 3.4 V, V3 = V6 = 0 V to when  $V_{DO}$  goes from "H" to "L" is discharge overcurrent 1 detection delay time ( $t_{DIOV1}$ ). Discharge overcurrent release voltage ( $V_{RIOV}$ ) is defined as the voltage V3 at which  $V_{DO}$  goes from "L" to "H" when setting V3 = 6.8 V and when the voltage V3 is then gradually decreased.

### 4. Discharge overcurrent 2 detection voltage (Test circuit 2)

Discharge overcurrent 2 detection voltage ( $V_{DIOV2}$ ) is defined as the voltage V3 at which delay time from when V3 is increased after setting V1 = V2 = 3.4 V, V3 = V6 = 0 V to when  $V_{DO}$  goes from "H" to "L" is discharge overcurrent 2 detection delay time ( $t_{DIOV2}$ ).

### 5. Load short-circuiting detection voltage (Test circuit 2)

Load short-circuiting detection voltage ( $V_{SHORT}$ ) is defined as the voltage V3 at which delay time from when V3 is increased after setting V1 = V2 = 3.4 V, V3 = V6 = 0 V to when V<sub>DO</sub> goes from "H" to "L" is t<sub>SHORT</sub>.

### 6. Charge overcurrent detection voltage (Test circuit 2)

Charge overcurrent detection voltage ( $V_{CIOV}$ ) is defined as the voltage V3 at which delay time from when V3 is decreased after setting V1 = V2 = 3.4 V, V3 = V6 = 0 V to when V<sub>CO</sub> goes from "H" to "L" is charge overcurrent detection delay time ( $t_{CIOV}$ ).

### 7. CTL pin voltage "H", CTL pin voltage "L" (S-82C2B Series) (Test circuit 2)

### 7.1 CTL pin control logic active "H"

The CTL pin voltage "H" (V<sub>CTLH</sub>) is defined as the voltage V6 at which V<sub>CO</sub> and V<sub>DO</sub> go from "H" to "L" when the voltage V6 is gradually increased after setting V1 = V2 = 3.4 V, V3 = V6 = 0 V.

After that, the CTL pin voltage "L" ( $V_{CTLL}$ ) is defined as the voltage V6 at which  $V_{CO}$  and  $V_{DO}$  go from "L" to "H" after V6 is gradually decreased.

### 7. 2 CTL pin control logic active "L"

 $V_{CTLL}$  is defined as the voltage difference between the voltage V6 and the voltage V1 + V2 (V1 + V2 - V6) at which  $V_{CO}$  and  $V_{DO}$  go from "H" to "L" when the voltage V6 is gradually increased after setting V1 = V2 = 3.4 V, V3 = V6 = 0 V.

After that,  $V_{CTLH}$  is defined as V1 + V2 – V6 at which  $V_{CO}$  and  $V_{DO}$  go from "L" to "H" after V6 is gradually decreased.

### 8. PS pin voltage "H", PS pin voltage "L" (S-82C2C Series) (Test circuit 2)

### 8.1 PS pin control logic active "H"

The PS pin voltage "H" (V<sub>PSH</sub>) is defined as the voltage V6 at which V<sub>CO</sub> and V<sub>DO</sub> go from "H" to "L" when the voltage V6 is gradually increased after setting V1 = V2 = 3.4 V, V3 = V6 = 0 V.

After that, the PS pin voltage "L" ( $V_{PSL}$ ) is defined as the voltage V6 at which  $V_{CO}$  and  $V_{DO}$  go from "L" to "H" after V6 is gradually decreased.

### 8.2 PS pin control logic active "L"

 $V_{PSL}$  is defined as the voltage difference between the voltage V6 and the voltage V1 + V2 (V1 + V2 - V6) at which  $V_{CO}$  and  $V_{DO}$  go from "H" to "L" when the voltage V6 is gradually increased after setting V1 = V2 = 3.4 V, V3 = V6 = 0 V.

After that,  $V_{PSH}$  is defined as V1 + V2 – V6 at which  $V_{CO}$  and  $V_{DO}$  go from "L" to "H" after V6 is gradually decreased.

### 9. Current consumption during operation (Test circuit 3)

The current consumption during operation ( $I_{OPE}$ ) is the current that flows through the VDD pin ( $I_{DD}$ ) under the set conditions of V1 = V2 = 3.4 V, V3 = V6 = 0 V. However, the current flowing through the CTL pin or the PS pin internal resistance is excluded.

### 10. VC pin current (Test circuit 3)

The VC pin current ( $I_{VC}$ ) is the current that flows through the VC pin under the set conditions of V1 = V2 = 3.4 V, V3 = V6 = 0 V.

### 11. Current consumption during power-down, current consumption during overdischarge (Test circuit 3)

### 11.1 With power-down function

The current consumption during power-down ( $I_{PDN}$ ) is  $I_{DD}$  under the set conditions of V1 = V2 = 1.5 V, V3 = 3.0 V, V6 = 0 V.

### 11.2 Without power-down function

The current consumption during overdischarge ( $I_{OPED}$ ) is  $I_{DD}$  under the set conditions of V1 = V2 = 1.5 V, V3 = 3.0 V, V6 = 0 V.

12. Current consumption during power-saving (S-82C2C Series) (Test circuit 3)

The current consumption during power-saving (I<sub>PS</sub>) is  $I_{DD}$  under the set conditions of V1 = V2 = 3.4 V, V3 = V6 = 6.8 V.

### 13. Resistance between VDD pin and VM pin (Test circuit 3)

 $R_{VMD}$  is the resistance between VDD pin and VM pin under the set conditions of V1 = V2 = 1.8 V, V3 = V6 = 0 V.

### 14. Resistance between VDD pin and VM pin 2 (S-82C2C Series) (Test circuit 3)

R<sub>VMD2</sub> is the resistance between VDD pin and VM pin under the set conditions of V1 = V2 = 3.4 V, V3 = 0 V, V6 = 6.8 V.

### 15. Resistance between VM pin and VSS pin (Test circuit 3)

R<sub>VMS</sub> is the resistance between VM pin and VSS pin under the set conditions of V1 = V2 = 3.4 V, V3 = 1.0 V, V6 = 0 V.

### 16. CTL pin internal resistance (S-82C2B Series) (Test circuit 3)

### 16.1 CTL pin internal resistance connection "pull-up"

The CTL pin internal resistance ( $R_{CTL}$ ) is the resistance between CTL pin and VDD pin under the set conditions of V1 = V2 = 3.4 V, V3 = V6 = 0 V.

### 16. 2 CTL pin internal resistance connection "pull-down"

 $R_{CTL}$  is the resistance between CTL pin and VSS pin under the set conditions of V1 = V2 = 3.4 V, V3 = 0 V, V6 = 6.8 V.

### 17. PS pin internal resistance (S-82C2C Series) (Test circuit 3)

### 17.1 PS pin control logic active "H"

The PS pin internal resistance ( $R_{PS}$ ) is the resistance between PS pin and VDD pin when the voltage V6 is decreased to 3.4 V after setting V1 = V2 = 3.4 V, V3 = 0 V, V6 = 6.8 V.

### 17. 2 PS pin control logic active "L"

 $R_{PS}$  is the resistance between PS pin and VSS pin when the voltage V6 is increased to 3.4 V after setting V1 = V2 = 3.4 V, V3 = V6 = 0 V.

#### 18. CO pin resistance "H" (Test circuit 4)

The CO pin resistance "H" ( $R_{COH}$ ) is the resistance between VDD pin and CO pin under the set conditions of V1 = V2 = 3.4 V, V3 = 0 V, V4 = 6.4 V.

### 19. CO pin resistance "L" (Test circuit 4)

The CO pin resistance "L" ( $R_{COL}$ ) is the resistance between VM pin and CO pin under the set conditions of V1 = V2 = 4.9 V, V3 = 0 V, V4 = 0.4 V.

#### 20. DO pin resistance "H" (Test circuit 4)

The DO pin resistance "H" ( $R_{DOH}$ ) is the resistance between VDD pin and DO pin under the set conditions of V1 = V2 = 3.4 V, V3 = 0 V, V5 = 6.4 V.

### 21. DO pin resistance "L" (Test circuit 4)

The DO pin resistance "L" ( $R_{DOL}$ ) is the resistance between VSS pin and DO pin under the set conditions of V1 = V2 = 1.8 V, V3 = 0 V, V5 = 0.4 V.

### 22. Overcharge detection delay time (Test circuit 5)

After setting V1 = V2 = 3.4 V, V3 = V6 = 0 V, the voltage V1 is increased. The time interval from when the voltage V1 exceeds  $V_{CU}$  until  $V_{CO}$  goes to "L" is the overcharge detection delay time (t<sub>CU</sub>).

### 23. Overdischarge detection delay time (Test circuit 5)

After setting V1 = V2 = 3.4 V, V3 = V6 = 0 V, the voltage V1 is decreased. The time interval from when the voltage V1 falls below  $V_{DL}$  until  $V_{DO}$  goes to "L" is the overdischarge detection delay time ( $t_{DL}$ ).

### 24. Discharge overcurrent n detection delay time (Test circuit 5)

After setting V1 = V2 = 3.4 V, V3 = V6 = 0 V, the voltage V3 is increased. The time interval from when the voltage V3 exceeds  $V_{DIOVn}$  until  $V_{DO}$  goes to "L" is the discharge overcurrent n detection delay time ( $t_{DIOVn}$ ).

### 25. Load short-circuiting detection delay time (Test circuit 5)

After setting V1 = V2 = 3.4 V, V3 = V6 = 0 V, the voltage V3 is increased. The time interval from when the voltage V3 exceeds V<sub>SHORT</sub> until V<sub>DO</sub> goes to "L" is the load short-circuiting detection delay time ( $t_{SHORT}$ ).

### 26. Charge overcurrent detection delay time (Test circuit 5)

After setting V1 = V2 = 3.4 V, V3 = V6 = 0 V, the voltage V3 is decreased. The time interval from when the voltage V3 falls below  $V_{CIOV}$  until  $V_{CO}$  goes to "L" is the charge overcurrent detection delay time ( $t_{CIOV}$ ).

### 27. Charge-discharge inhibition delay time (S-82C2B Series) (Test circuit 5)

### 27.1 CTL pin control logic active "H"

After setting V1 = V2 = 3.4 V, V3 = V6 = 0 V, the voltage V6 is increased. The time interval from when the voltage V6 exceeds  $V_{CTLH}$  until  $V_{CO}$  and  $V_{DO}$  go to "L" is the charge-discharge inhibition delay time ( $t_{CTL}$ ).

### 27. 2 CTL pin control logic active "L"

After setting V1 = V2 = 3.4 V, V3 = V6 = 0 V, the voltage V6 is increased. The time interval from when the voltage V1 + V2 – V6 falls below V<sub>CTLL</sub> until V<sub>CO</sub> and V<sub>DO</sub> go to "L" is  $t_{CTL}$ .

### 28. Power-saving delay time (S-82C2C Series) (Test circuit 5)

### 28.1 PS pin control logic active "H"

After setting V1 = V2 = 3.4 V, V3 = V6 = 0 V, the voltage V6 is increased. The time interval from when the voltage V6 exceeds  $V_{PSH}$  until  $V_{CO}$  and  $V_{DO}$  go to "L" is the power-saving delay time ( $t_{PS}$ ).

### 28. 2 PS pin control logic active "L"

After setting V1 = V2 = 3.4 V, V3 = V6 = 0 V, the voltage V6 is increased. The time interval from when the voltage V1 + V2 – V6 falls below V<sub>PSL</sub> until V<sub>CO</sub> and V<sub>DO</sub> go to "L" is  $t_{PSL}$ .

**Remark** n = 1, 2

### ABLIC Inc.

### 29. 0 V battery charge starting charger voltage (0 V battery charge enabled) (Test circuit 4)

The 0 V battery charge starting charger voltage (V<sub>0CHA</sub>) is defined as the absolute value of voltage V3 at which the current flowing through the CO pin (I<sub>CO</sub>) exceeds 1.0  $\mu$ A when the voltage V3 is gradually decreased after setting V1 = V2 = 0 V, V3 = V4 = -0.5 V.

### 30. 0 V battery charge inhibition battery voltage n (0 V battery charge inhibited) (Test circuit 2)

The 0 V battery charge inhibition battery voltage n ( $V_{0INHn}$ ) is defined as the voltage Vn at which V<sub>CO</sub> goes to "L" (V<sub>CO</sub> = V<sub>VM</sub>) when the voltage Vn is gradually decreased after setting V1 = V2 = 1.5 V, V3 = -1.0 V, V6 = 0 V.

**Remark** n = 1, 2

## BATTERY PROTECTION IC FOR 2-SERIAL-CELL PACK S-82C2B/C Series



л сом

Figure 9 Test Circuit 5

### Operation

**Remark** Refer to "**Battery Protection IC Connection Example**".

### 1. Normal status

This IC monitors the voltage of the battery connected between VDD pin and VC pin, VC pin and VSS pin, and the voltage between VM pin and VSS pin to control charging and discharging.

When the battery voltage is in the range from overdischarge detection voltage ( $V_{DL}$ ) to overcharge detection voltage ( $V_{CU}$ ), the VM pin voltage is in the range from charge overcurrent detection voltage ( $V_{CIOV}$ ) to discharge overcurrent 1 detection voltage ( $V_{DIOV1}$ ), both charge and discharge control FETs are turned on. This status is called the normal status, and in this condition charging and discharging can be carried out freely.

Also, for the S-82C2B Series, input the voltage that releases the charge-discharge inhibition status to the CTL pin<sup>\*1</sup>, and for the S-82C2C Series, input the voltage that releases the power-saving status to the PS pin<sup>\*2</sup>.

The resistance between VDD pin and VM pin ( $R_{VMD}$ ), and the resistance between VM pin and VSS pin ( $R_{VMS}$ ) are not connected in the normal status.

- \*1. Refer to "6. Charge-discharge inhibition status (S-82C2B Series)".
- \*2. Refer to "7. Power-saving status (S-82C2C Series)".

Caution After the battery is connected, discharging may not be carried out. In this case, this IC returns to the normal status by connecting a charger.

### 2. Overcharge status

2.1  $V_{CL} \neq V_{CU}$  (Product in which overcharge release voltage differs from overcharge detection voltage)

When the battery voltage becomes higher than  $V_{CU}$  during charging in the normal status and the status continues for the overcharge detection delay time (t<sub>CU</sub>) or longer, the charge control FET is turned off and charging is stopped. This status is called the overcharge status.

The overcharge status is released in the following two cases.

- (1) In the case that the VM pin voltage is lower than 0.35 V typ., this IC releases the overcharge status when the battery voltage falls below overcharge release voltage (V<sub>CL</sub>).
- (2) In the case that the VM pin voltage is equal to or higher than 0.35 V typ., this IC releases the overcharge status when the battery voltage falls below V<sub>CU</sub>.

When the discharge is started by connecting a load after the overcharge detection, the VM pin voltage rises by the  $V_f$  voltage of the internal parasitic diode than the VSS pin voltage, because the discharge current flows through the parasitic diode in the charge control FET. If this VM pin voltage is equal to or higher than 0.35 V typ., this IC releases the overcharge status when the battery voltage is equal to or lower than  $V_{CU}$ .

Caution If the battery is charged to a voltage higher than  $V_{CU}$  and the battery voltage does not fall below  $V_{CU}$  even when a heavy load is connected, discharge overcurrent detection and load shortcircuiting detection do not function until the battery voltage falls below  $V_{CU}$ . Since an actual battery has an internal impedance of tens of m $\Omega$ , the battery voltage drops immediately after a heavy load that causes overcurrent is connected, and discharge overcurrent detection and load shortcircuiting detection function.

#### 2. 2 V<sub>CL</sub> = V<sub>CU</sub> (Product in which overcharge release voltage is the same as overcharge detection voltage)

When the battery voltage becomes higher than  $V_{CU}$  during charging in the normal status and the status continues for  $t_{CU}$  or longer, the charge control FET is turned off and charging is stopped. This status is called the overcharge status. In the case that the VM pin voltage is equal to or higher than 0.35 V typ. and the battery voltage falls below  $V_{CU}$ , this IC releases the overcharge status.

When the discharge is started by connecting a load after the overcharge detection, the VM pin voltage rises by the  $V_f$  voltage of the internal parasitic diode than the VSS pin voltage, because the discharge current flows through the parasitic diode in the charge control FET. If this VM pin voltage is equal to or higher than 0.35 V typ., this IC releases the overcharge status when the battery voltage is equal to or lower than  $V_{CU}$ .

- Caution 1. If the battery is charged to a voltage higher than  $V_{cu}$  and the battery voltage does not fall below  $V_{cu}$  even when a heavy load is connected, discharge overcurrent detection and load shortcircuiting detection do not function until the battery voltage falls below  $V_{cu}$ . Since an actual battery has an internal impedance of tens of m $\Omega$ , the battery voltage drops immediately after a heavy load that causes overcurrent is connected, and discharge overcurrent detection and load short-circuiting detection function.
  - 2. When a charger is connected after overcharge detection, the overcharge status is not released even if the battery voltage is below V<sub>CL</sub>. The overcharge status is released when the discharge current flows and the VM pin voltage goes over 0.35 V typ. by removing the charger.

### 3. Overdischarge status

When the battery voltage falls below  $V_{DL}$  during discharging in the normal status and the status continues for the overdischarge detection delay time ( $t_{DL}$ ) or longer, the discharge control FET is turned off and discharging is stopped. This status is called the overdischarge status.

Under the overdischarge status, VDD pin and VM pin are shorted by  $R_{VMD}$  in this IC. The VM pin voltage is pulled up by  $R_{VMD}$ .

When connecting a charger in the overdischarge status, the battery voltage reaches  $V_{DL}$  or higher and this IC releases the overdischarge status if the VM pin voltage is below 0 V typ.

The battery voltage reaches the overdischarge release voltage ( $V_{DU}$ ) or higher and this IC releases the overdischarge status if the VM pin voltage is not below 0 V typ.

R<sub>VMS</sub> is not connected in the overdischarge status.

### 3.1 With power-down function

Under the overdischarge status, when the VM pin voltage is 0.7 V typ. or higher, the power-down function works and the current consumption is reduced to the current consumption during power-down ( $I_{PDN}$ ). By connecting a battery charger, the power-down function is released when the VM pin voltage is 0.7 V typ. or lower.

- When a battery is not connected to a charger and the VM pin voltage  $\ge 0.7$  V typ., this IC maintains the overdischarge status even when the battery voltage reaches V<sub>DU</sub> or higher.
- When a battery is connected to a charger and 0.7 V typ. > the VM pin voltage > 0 V typ., the battery voltage reaches V<sub>DU</sub> or higher and this IC releases the overdischarge status.
- When a battery is connected to a charger and 0 V typ. ≥ the VM pin voltage, the battery voltage reaches V<sub>DL</sub> or higher and this IC releases the overdischarge status.

### 3.2 Without power-down function

Under the overdischarge status, the power-down function does not work even when the VM pin voltage is 0.7 V typ. or higher.

- When a battery is not connected to a charger and the VM pin voltage ≥ 0.7 V typ., the battery voltage reaches V<sub>DU</sub> or higher and this IC releases the overdischarge status.
- When a battery is connected to a charger and 0.7 V typ. > the VM pin voltage > 0 V typ., the battery voltage reaches V<sub>DU</sub> or higher and this IC releases the overdischarge status.
- When a battery is connected to a charger and 0 V typ. ≥ the VM pin voltage, the battery voltage reaches V<sub>DL</sub> or higher and this IC releases the overdischarge status.

### 4. Discharge overcurrent status (discharge overcurrent 1, discharge overcurrent 2, load short- circuiting)

When a battery in the normal status is in the status where the VM pin voltage is equal to or higher than  $V_{DIOV1}$  because the discharge current is equal to or higher than the specified value and the status continues for the discharge overcurrent 1 detection delay time ( $t_{DIOV1}$ ) or longer, the discharge control FET is turned off and discharging is stopped. This status is called the discharge overcurrent status.

Under the discharge overcurrent status, VM pin and VSS pin are shorted by  $R_{VMS}$  in this IC. However, the VM pin voltage is the VDD pin voltage due to the load as long as the load is connected. When the load is disconnected, VM pin returns to the VSS pin voltage.

When the VM pin voltage returns to  $V_{RIOV}$  or lower, this IC releases the discharge overcurrent status.

 $R_{\text{VMD}}$  is not connected in the discharge overcurrent status.

### 5. Charge overcurrent status

When a battery in the normal status is in the status where the VM pin voltage is equal to or lower than  $V_{CIOV}$  because the charge current is equal to or higher than the specified value and the status continues for the charge overcurrent detection delay time ( $t_{CIOV}$ ) or longer, the charge control FET is turned off and charging is stopped. This status is called the charge overcurrent status.

Under the charge overcurrent status, VDD pin and VM pin are shorted by R<sub>VMD</sub> in this IC. The VM pin voltage is pulled up by R<sub>VMD</sub>.

This IC releases the charge overcurrent status when the discharge current flows and the VM pin voltage is 0.35 V typ. or higher by removing the charger.

The charge overcurrent detection does not function in the overdischarge status.

### 6. Charge-discharge inhibition status (S-82C2B Series)

### 6.1 CTL pin control logic active "H"

When the CTL pin voltage is equal to or higher than CTL pin voltage "H" ( $V_{CTLH}$ ) and the status continues for the charge-discharge inhibition delay time ( $t_{CTL}$ ) or longer, the charge control FET and the discharge control FET are turned off, and charging and discharging are stopped. This status is called the charge-discharge inhibition status. This IC releases charge-discharge inhibition status when the CTL pin voltage is equal to or lower than CTL pin voltage "L" ( $V_{CTLL}$ ).

### 6. 2 CTL pin control logic active "L"

When the CTL pin voltage is equal to or lower than  $V_{CTLL}$  and the status continues for  $t_{CTL}$  or longer, the charge control FET and the discharge control FET are turned off, and charging and discharging are stopped. This status is called the charge-discharge inhibition status.

This IC releases charge-discharge inhibition status when the CTL pin voltage is equal to or higher than V<sub>CTLH</sub>.

### 6.3 CTL pin internal resistance connection

### 6. 3. 1 CTL pin internal resistance connection "pull-up"

The CTL pin is shorted to the VDD pin by the CTL pin internal resistance (R<sub>CTL</sub>).

### 6. 3. 2 CTL pin internal resistance connection "pull-down"

The CTL pin is shorted to the VSS pin by  $R_{CTL}$ .

When the power-down function works, R<sub>CTL</sub> is disconnected, and the input current and the output current to the CTL pin are cut off.

The charge-discharge control by the CTL pin does not function in the overdischarge status.

### 7. Power-saving status (S-82C2C Series)

#### 7.1 PS pin control logic active "H"

When the PS pin voltage is equal to or higher than PS pin voltage "H" (V<sub>PSH</sub>) and the status continues for the powersaving delay time (t<sub>PS</sub>) or longer, the charge control FET and the discharge control FET are turned off, and charging and discharging are stopped. This status is called the power-saving status.

In the power-saving status, PS pin internal resistance (R<sub>PS</sub>) is shorted to the VDD pin, and the VM pin is pulled-up by resistance between VDD pin and VM pin 2 (R<sub>VMD2</sub>) and is shorted to the VDD pin, reducing current consumption down to current consumption during power-saving (I<sub>PS</sub>).

When PS pin voltage falls below PS pin voltage "L" (V<sub>PSL</sub>), power-saving status is released and R<sub>PS</sub> is shorted to the VSS pin. At this time, R<sub>VMD2</sub> is not connected.

#### 7.2 PS pin control logic active "L"

When the PS pin voltage is equal to or lower than V<sub>PSL</sub> and the status continues for t<sub>PS</sub> or longer, the charge control FET and the discharge control FET are turned off, and charging and discharging are stopped. This status is called the power-saving status.

In the power-saving status,  $R_{PS}$  is shorted to the VSS pin, and the VM pin is pulled-up by  $R_{VMD2}$  and is shorted to the VDD pin, reducing current consumption down to  $I_{PS}$ .

When PS pin voltage reaches  $V_{PSH}$  or higher, power-saving status is released and  $R_{PS}$  is shorted to the VDD pin. At this time,  $R_{VMD2}$  is not connected.

When the power-down function works, R<sub>PS</sub> is disconnected, and the input current and the output current to the PS pin are cut off.

The charge-discharge control by the PS pin does not function in the overcharge status and the overdischarge status.

### 8. 0 V battery charge enabled

This function is used to recharge a connected battery whose voltage is 0 V due to self-discharge. When the 0 V battery charge starting charger voltage ( $V_{0CHA}$ ) or a higher voltage is applied between the EB+ and EB- pins by connecting a charger, the charge control FET gate is fixed to the VDD pin voltage.

When the voltage between the gate and source of the charge control FET becomes equal to or higher than the threshold voltage due to the charger voltage, the charge control FET is turned on to start charging. At this time, the discharge control FET is off and the charging current flows through the internal parasitic diode in the discharge control FET. When the battery voltage becomes equal to or higher than  $V_{DL}$ , this IC returns to the normal status.

- Caution 1. Some battery providers do not recommend charging for a completely self-discharged lithium-ion rechargeable battery. It depends on the characteristics of the lithium-ion rechargeable battery to be used; therefore, please ask the battery provider to determine whether to enable or inhibit the 0 V battery charge.
  - 2. The 0 V battery charge has higher priority than the charge overcurrent detection function. Consequently, a product in which use of the 0 V battery charge is enabled charges a battery forcibly and the charge overcurrent cannot be detected when the battery voltage is lower than  $V_{DL}$ .

### 9. 0 V battery charge inhibited

This function inhibits charging when a battery that is internally short-circuited (0 V battery) is connected. When the battery voltage is the 0 V battery charge inhibition battery voltage ( $V_{0INH}$ ) or lower, the charge control FET gate is fixed to the EB– pin voltage to inhibit charging. When the battery voltage is  $V_{0INH}$  or higher, charging can be performed.

Caution Some battery providers do not recommend charging for a completely self-discharged lithium-ion rechargeable battery. It depends on the characteristics of the lithium-ion rechargeable battery to be used; therefore, please ask the battery provider to determine whether to enable or inhibit the 0 V battery charge.

### 10. Delay circuit

The detection delay times are determined by dividing a clock of approximately 4 kHz by the counter.

**Remark** t<sub>DIOV1</sub>, t<sub>DIOV2</sub> and t<sub>SHORT</sub> start when V<sub>DIOV1</sub> is detected. When V<sub>DIOV2</sub> or V<sub>SHORT</sub> is detected over t<sub>DIOV2</sub> or t<sub>SHORT</sub> after the detection of V<sub>DIOV1</sub>, this IC turns the discharge control FET off within t<sub>DIOV2</sub> or t<sub>SHORT</sub> of each detection.



Figure 10

### Rev.1.0\_00

### ■ Timing Charts



### 1. Overcharge detection, overdischarge detection

**\*1.** (1): Normal status

(2): Overcharge status

(3): Overdischarge status

**Remark 1.** The charger is assumed to charge with a constant current.

**2.** n = 1, 2

### Figure 11



### 2. Discharge overcurrent detection

\*1. (1): Normal status

(2): Discharge overcurrent status

**Remark** n = 1, 2

Figure 12

### 3. Charge overcurrent detection



**\*1.** (1): Normal status

(2): Charge overcurrent status

(3): Overdischarge status

Remark 1. The charger is assumed to charge with a constant current.

**2.** n = 1, 2

Figure 13

### Rev.1.0\_00



### 4. Charge-discharge inhibition operation (S-82C2B Series)

\*1. (1): Normal status

- (2): Charge-discharge inhibition status
- (3): Overdischarge status

**2.** n = 1, 2

**Remark 1.** The charger is assumed to charge with a constant current.



5. Power-saving operation (S-82C2C Series)

- \*1. (1): Normal status
  - (2): Power-saving status
  - (3): Overdischarge status
- **Remark 1.** The charger is assumed to charge with a constant current. **2.** n = 1, 2

### Battery Protection IC Connection Example



Figure 16

Table 13 Constants for External Components

| Symbol | Part                 | Purpose                                                              | Min.     | Тур.   | Max.            | Remark                                                            |
|--------|----------------------|----------------------------------------------------------------------|----------|--------|-----------------|-------------------------------------------------------------------|
| FET1   | N-channel<br>MOS FET | Discharge control                                                    | -        | -      | _               | Threshold voltage ≤ Overdischarge detection voltage <sup>*1</sup> |
| FET2   | N-channel<br>MOS FET | Charge control                                                       | -        | -      | _               | Threshold voltage ≤ Overdischarge detection voltage <sup>*1</sup> |
| R1, R2 | Resistor             | ESD protection,<br>For power fluctuation                             | 100 Ω    | 100 Ω  | 150 Ω* <b>2</b> | _                                                                 |
| C1, C2 | Capacitor            | For power fluctuation                                                | 0.068 μF | 0.1 μF | 1.0 μF          | _                                                                 |
| R3     | Resistor             | ESD protection,<br>Protection for reverse<br>connection of a charger | 300 Ω    | 1.0 kΩ | 1.5 kΩ          | _                                                                 |
| R4     | Resistor             | CTL / PS pin input protection                                        | -        | 1 kΩ   | -               | _                                                                 |

- \*1. If a FET with a threshold voltage equal to or higher than the overdischarge detection voltage is used, discharging may be stopped before overdischarge is detected.
- \*2. Accuracy of overcharge detection voltage is guaranteed by R1 = 100  $\Omega$ . Connecting resistors with other values will worsen the accuracy.

### Caution 1. The constants may be changed without notice.

2. It has not been confirmed whether the operation is normal or not in circuits other than the connection example. In addition, the connection example and the constants do not guarantee proper operation. Perform thorough evaluation using the actual application to set the constants.

### Precautions

- The application status s for the input voltage, output voltage, and load current should not exceed the power dissipation.
- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- ABLIC Inc. claims no responsibility for any and all disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

### ■ Characteristics (Typical Data)

- 1. Current consumption
  - 1.1 IOPE vs. Ta







1.5 IOPE VS. VDD



1. 6 I<sub>PS</sub> vs. Ta (S-82C2C Series)









1. 5. 2 Without power-down function



1.7 IPS vs. VDD (S-82C2C Series)



ABLIC Inc.

## BATTERY PROTECTION IC FOR 2-SERIAL-CELL PACK S-82C2B/C Series

### Rev.1.0\_00









2.5 V<sub>DIOV1</sub> vs. V<sub>DD</sub>

















2.8 V<sub>DIOV2</sub> vs. Ta



### **BATTERY PROTECTION IC FOR 2-SERIAL-CELL PACK** S-82C2B/C Series











### 3. Delay time







3.5  $t_{DIOV2}$  vs.  $V_{DD}$ 















3.8 t<sub>SHORT</sub> vs. Ta



# BATTERY PROTECTION IC FOR 2-SERIAL-CELL PACK S-82C2B/C Series



3. 11 t<sub>CTL</sub> vs. V<sub>DD</sub> (S-82C2B Series)



3. 13 t<sub>PS</sub> vs. V<sub>DD</sub> (S-82C2C Series)



3. 10 tciov vs. Ta



3. 12 t<sub>CTL</sub> vs. Ta (S-82C2B Series)



3. 14 t<sub>PS</sub> vs. Ta (S-82C2C Series)



# BATTERY PROTECTION IC FOR 2-SERIAL-CELL PACK S-82C2B/C Series

#### Rev.1.0\_00

### 4. Output resistance











# Marking Specifications

### 1. SNT-8A



 (1):
 Blank

 (2) to (4):
 Product code

 (5), (6):
 Blank

 (7) to (11):
 Lot number

### 2. HSNT-8(1616)



| (1):        | Blank                                                         |
|-------------|---------------------------------------------------------------|
| (2) to (4): | Product code (Refer to <b>Product name vs. Product code</b> ) |
| (5) to (7): | Lot number                                                    |

#### Product name vs. Product code

2.1 S-82C2C Series

| Product Name     | Product Code |     |     |  |
|------------------|--------------|-----|-----|--|
| Product Name     | (2)          | (3) | (4) |  |
| S-82C2CAA-A8T2U7 | 9            | D   | М   |  |

### Power Dissipation

SNT-8A



Ambient temperature (Ta) [°C]

| Board | Power Dissipation (P <sub>D</sub> ) |
|-------|-------------------------------------|
| А     | 0.47 W                              |
| В     | 0.58 W                              |
| С     | _                                   |
| D     | _                                   |
| E     | _                                   |



HSNT-8(1616)

| Board | Power Dissipation (P <sub>D</sub> ) |
|-------|-------------------------------------|
| А     | 0.47 W                              |
| В     | 0.58 W                              |
| С     | _                                   |
| D     | _                                   |
| E     | —                                   |

# **SNT-8A** Test Board

## (1) Board A

O IC Mount Area



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 2                                           |
|                             | 1 | Land pattern and wiring for testing: t0.070 |
| Copper foil layer [mm]      | 2 | -                                           |
| Copper foil layer [mm]      | 3 | -                                           |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

### (2) Board B



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 4                                           |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |
|                             | 2 | 74.2 x 74.2 x t0.035                        |
|                             | 3 | 74.2 x 74.2 x t0.035                        |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

No. SNT8A-A-Board-SD-1.0

# HSNT-8(1616) Test Board

## 🔵 IC Mount Area

### (1) Board A



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 2                                           |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |
|                             | 2 | -                                           |
|                             | 3 | -                                           |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

## (2) Board B



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 4                                           |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |
|                             | 2 | 74.2 x 74.2 x t0.035                        |
|                             | 3 | 74.2 x 74.2 x t0.035                        |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

No. HSNT8-B-Board-SD-1.0



ABLIC Inc.







ABLIC Inc.









The heat sink of back side has different electric potential depending on the product.
 Confirm specifications of each product.
 Do not use it as the function of electrode.

No. PY008-A-P-SD-1.0

| TITLE | HSNT-8-B-PKG Dimensions |  |  |
|-------|-------------------------|--|--|
| No.   | PY008-A-P-SD-1.0        |  |  |
| ANGLE | $\bigoplus \in \exists$ |  |  |
| UNIT  | mm                      |  |  |
|       |                         |  |  |
|       |                         |  |  |
|       |                         |  |  |
|       | ABLIC Inc.              |  |  |







# **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
   ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
- 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.
- 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges.
- 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.
- 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.

The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility.

- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.
- 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative.
- 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.



2.4-2019.07