

## S-8255A Series

www.ablic.com

### BATTERY MONITORING IC FOR 3-SERIAL TO 5-SERIAL CELL PACK

© ABLIC Inc., 2018

Rev.1.4 00

The S-8255A Series is a monitoring IC for 3-serial to 5-serial cell lithium-ion rechargeable batteries, which includes high-accuracy voltage detection circuits and delay circuits. The S-8255A Series can monitor the status of 3-serial to 5-serial cell lithium-ion rechargeable battery packs. Cascade connection using the S-8255A Series realizes monitoring 6-serial or more cells lithium-ion rechargeable battery packs.

Connecting an NTC, it allows for the temperature detection at four different points: high temperature detection during charging, low temperature detection during charging, high temperature detection during discharging, and low temperature detection during discharging.

### Features

- High-accuracy voltage detection function for each cell Overcharge detection voltage n (n = 1 to 5): 3.550 V to 4.600 V (50 mV step) Accuracy ±20 mV Overcharge release voltage n (n = 1 to 5): 3.150 V to 4.600 V<sup>\*1</sup> Accuracy ±50 mV 2.000 V to 3.200 V (100 mV step) Overdischarge detection voltage n (n = 1 to 5): Accuracy ±80 mV 2.000 V to 3.400 V\*2 Overdischarge release voltage n (n = 1 to 5): Accuracy ±100 mV Each delay time is settable by external capacitor (Temperature detection delay time is internally fixed) Independent control of charge inhibition, discharge inhibition, and power-saving by each control pin • 0 V battery detection function is selectable: Available, unavailable CO and DO pin output voltage is limited to 8 V max. respectively Switching control for 3-serial to 5-serial cell is possible by inputting voltage to the SEL1 pin and the SEL2 pin Monitoring of 6-serial or more cells is possible by cascade connection • Temperature detection is possible at four different points by connecting an NTC High temperature detection ratio during charging / discharging: 0.600 to 0.900 (0.005 step) Accuracy ±0.005 Low temperature detection ratio during charging / discharging: 0.030 to 0.400 (0.005 step) Accuracy ±0.005 High-withstand voltage: Absolute maximum rating 28 V • Wide operation voltage range: 5 V to 24 V • Wide operation temperature range: Ta =  $-40^{\circ}$ C to  $+85^{\circ}$ C Low current consumption 19  $\mu$ A max. (Ta = +25°C) During operation: During power-saving: 0.1  $\mu$ A max. (Ta = +25°C) Lead-free, halogen-free
- \*1. Overcharge release voltage = Overcharge detection voltage Overcharge hysteresis voltage (Overcharge hysteresis voltage n (n = 1 to 5) is selectable in 0 V to 0.4 V in 50 mV step)
- \*2. Overdischarge release voltage = Overdischarge detection voltage + Overdischarge hysteresis voltage (Overdischarge hysteresis voltage n (n = 1 to 5) is selectable in 0 V to 0.7 V in 100 mV step)

### Application

• Rechargeable lithium-ion battery pack

### Package

• 20-Pin TSSOP

### Block Diagram







### Product Name Structure

1. Product name



- **\*1.** Refer to the tape drawing.
- \*2. Refer to "3. Product name list".

### 2. Package

| Table 1 | Package | Drawing | Code |
|---------|---------|---------|------|

| Package Name | Dimension    | Таре         | Reel         |
|--------------|--------------|--------------|--------------|
| 20-Pin TSSOP | FT020-B-P-SD | FT020-B-C-SD | FT020-B-R-SD |

### 3. Product name list

Table 2 (1 / 2)

| Product Name    | Overcharge<br>Detection Voltage<br>[Voul] | Overcharge<br>Release Voltage<br>[Vci.] | Overdischarge<br>Detection Voltage<br>[V <sub>Di</sub> ] | Overdischarge<br>Release Voltage<br>[Vpu] | 0 V Battery<br>Detection<br>Function <sup>*1</sup> |
|-----------------|-------------------------------------------|-----------------------------------------|----------------------------------------------------------|-------------------------------------------|----------------------------------------------------|
| S-8255AAA-TET1S | 4.100 V                                   | 4.050 V                                 | 2.600 V                                                  | 2.700 V                                   | Unavailable                                        |
| S-8255AAB-TET1S | 4.250 V                                   | 4.150 V                                 | 2.500 V                                                  | 3.000 V                                   | Available                                          |

### Table 2 (2 / 2)

| Product Name    | High Temperature<br>Detection Ratio<br>during Charging | Low Temperature<br>Detection Ratio<br>during Charging | High Temperature<br>Detection Ratio<br>during Discharging | Low Temperature<br>Detection Ratio<br>during Discharging |
|-----------------|--------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------|
|                 | [r <sub>THCH</sub> ]                                   | [r <sub>THCL</sub> ]                                  | [r <sub>THDH</sub> ]                                      | [r <sub>THDL</sub> ]                                     |
| S-8255AAA-TET1S | 0.670                                                  | 0.270                                                 | 0.795                                                     | 0.190                                                    |
| S-8255AAB-TET1S | 0.670                                                  | 0.270                                                 | 0.795                                                     | 0.190                                                    |

\*1. 0 V battery detection function "available" / "unavailable" is selectable.

Remark Please contact our sales office for products other than those specified above.

### Pin Configuration

### 1. 20-Pin TSSOP



Figure 2

| Table 3 |        |                                                            |  |  |  |  |
|---------|--------|------------------------------------------------------------|--|--|--|--|
| Pin No. | Symbol | Description                                                |  |  |  |  |
| 1       | TH     | Input pin for temperature detection                        |  |  |  |  |
| 0       |        | Input pin for positive power supply,                       |  |  |  |  |
| 2       | VDD    | connection pin for positive voltage of battery 1           |  |  |  |  |
| 3       | VC1    | Connection pin for positive voltage of battery 1           |  |  |  |  |
| 4       | VC2    | Connection pin for negative voltage of battery 1,          |  |  |  |  |
| 4       | VCZ    | connection pin for positive voltage of battery 2           |  |  |  |  |
| 5       | VC3    | Connection pin for negative voltage of battery 2,          |  |  |  |  |
| 5       | VC3    | connection pin for positive voltage of battery 3           |  |  |  |  |
| 6       | VCA    | Connection pin for negative voltage of battery 3,          |  |  |  |  |
| 0       | VC4    | connection pin for positive voltage of battery 4           |  |  |  |  |
| 7       | VC5    | Connection pin for negative voltage of battery 4,          |  |  |  |  |
| 1       | VC5    | connection pin for positive voltage of battery 5           |  |  |  |  |
| 8       | VSS    | Input pin for negative power supply,                       |  |  |  |  |
| 0       | 100    | connection pin for negative voltage of battery 5           |  |  |  |  |
|         |        | Switching pins for number of cells in series               |  |  |  |  |
| 9       | SEL1   | [SEL1, SEL2] = ["L", "L"] : 5-serial cell                  |  |  |  |  |
|         |        | [SEL1, SEL2] = ["L", "H"] : 4-serial cell                  |  |  |  |  |
| 10      | SEL2   | [SEL1, SEL2] = ["H", "L"] : 3-serial cell                  |  |  |  |  |
|         |        | [SEL1, SEL2] = ["H", "H"] : Setting inhibited              |  |  |  |  |
| 11      | ССТ    | Capacitor connection pin for delay                         |  |  |  |  |
|         |        | for overcharge detection voltage                           |  |  |  |  |
| 12      | CDT    | Capacitor connection pin for delay                         |  |  |  |  |
|         |        | for overdischarge detection voltage                        |  |  |  |  |
| 13      | PSO    | Output pin for power-saving signal (CMOS output)           |  |  |  |  |
| 14      | DO     | Connection pin of discharge control FET gate (CMOS output) |  |  |  |  |
| 15      | CO     | Connection pin of charge control FET gate (CMOS output)    |  |  |  |  |
| 16      | THC/DX | Switching pin for detection temperature                    |  |  |  |  |
| 17      | CTLC   | Control pin for CO pin output                              |  |  |  |  |
| 18      | CTLD   | Control pin for DO pin output                              |  |  |  |  |
| 19      | PSI    | Control pin for Power-saving                               |  |  |  |  |
| 20      | VREG   | Voltage output pin for temperature detection               |  |  |  |  |

### Absolute Maximum Ratings

|                                           |                  | Table 4                                                         |                                                    |           |
|-------------------------------------------|------------------|-----------------------------------------------------------------|----------------------------------------------------|-----------|
|                                           |                  | (Та                                                             | a = +25°C unless otherwise s                       | pecified) |
| Item                                      | Symbol           | Applied Pin                                                     | Absolute Maximum Rating                            | Unit      |
| Input voltage between VDD pin and VSS pin | V <sub>DS</sub>  | VDD                                                             | $V_{\text{SS}}\!-\!0.3$ to $V_{\text{SS}}\!+\!28$  | V         |
| Input pin voltage 1                       | V <sub>IN1</sub> | VC1, VC2, VC3, VC4, VC5,<br>CCT, CDT, SEL1, SEL2,<br>TH, THC/DX | $V_{\text{SS}} - 0.3$ to $V_{\text{DD}} + 0.3$     | V         |
| Input pin voltage 2                       | V <sub>IN2</sub> | PSI                                                             | $V_{DD}$ – 28 to $V_{DD}$ + 0.3                    | V         |
| Input pin voltage 3                       | V <sub>IN3</sub> | CTLC, CTLD                                                      | $V_{\rm SS}{-}0.3$ to $V_{\rm SS}{+}28$            | V         |
| Output pin voltage                        | Vout             | CO, DO, PSO, VREG                                               | $V_{\text{SS}}\!-\!0.3$ to $V_{\text{DD}}\!+\!0.3$ | V         |
| Operation ambient temperature             | T <sub>opr</sub> | _                                                               | -40 to +85                                         | °C        |
| Storage temperature                       | T <sub>stg</sub> | _                                                               | -40 to +125                                        | °C        |

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

### ■ Thermal Resistance Value

### Table 5

| Item                                                 | Symbol        | Condition    |         | Min. | Тур. | Max. | Unit |
|------------------------------------------------------|---------------|--------------|---------|------|------|------|------|
|                                                      |               |              | Board A | _    | 68   | _    | °C/W |
|                                                      |               |              | Board B | _    | 59   | _    | °C/W |
| Junction-to-ambient thermal resistance <sup>*1</sup> | $\theta_{JA}$ | 20-Pin TSSOP | Board C | _    | _    | _    | °C/W |
|                                                      |               |              | Board D | _    | _    | _    | °C/W |
|                                                      |               |              | Board E | -    | -    | -    | °C/W |

\*1. Test environment: compliance with JEDEC STANDARD JESD51-2A

**Remark** Refer to "■ **Power Dissipation**" and "Test Board" for details.

Rev.1.4\_00

### Electrical Characteristics

|                                                   |                    | (V1 = V2 = V3 = V4 = V5 = 3                                   | .5 V, Ta = +                | 25°C unl               | ess otherwi              | se sp | ecified)        |
|---------------------------------------------------|--------------------|---------------------------------------------------------------|-----------------------------|------------------------|--------------------------|-------|-----------------|
| Item                                              | Symbol             | Condition                                                     | Min.                        | Тур.                   | Max.                     | Unit  | Test<br>Circuit |
| Detection Voltage                                 |                    |                                                               |                             |                        |                          |       |                 |
| Overcharge detection voltage n<br>(n = 1 to 5)    | V <sub>CUn</sub>   | V1 = V2 = V3 = V4 = V5 =<br>V <sub>CUn</sub> <u>-</u> 0.050 V | V <sub>CUn</sub> –<br>0.020 | V <sub>CUn</sub>       | V <sub>CUn</sub> + 0.020 | V     | 1               |
| Overcharge release voltage n<br>(n = 1 to 5)      | V <sub>CLn</sub>   |                                                               | V <sub>CLn</sub> –<br>0.050 | V <sub>CLn</sub>       | V <sub>CLn</sub> + 0.050 | V     | 1               |
| Overdischarge detection voltage n<br>(n = 1 to 5) | V <sub>DLn</sub>   |                                                               | V <sub>DLn</sub> –<br>0.080 | V <sub>DLn</sub>       | V <sub>DLn</sub> + 0.080 | V     | 1               |
| Overdischarge release voltage n<br>(n = 1 to 5)   | V <sub>DUn</sub>   |                                                               | V <sub>DUn</sub> –<br>0.100 | V <sub>DUn</sub>       | V <sub>DUn</sub> + 0.100 | V     | 1               |
| Delay Time Function <sup>*1</sup>                 |                    |                                                               |                             |                        |                          |       |                 |
| CCT pin internal resistance                       | RCCT               | $V1 = V_{CU} + 0.025$                                         | 6.15                        | 8.31                   | 10.20                    | MΩ    | 1               |
| CDT pin internal resistance                       | R <sub>CDT</sub>   | $V1 = V_{DL} - 0.085$                                         | 615                         | 831                    | 1020                     | kΩ    | 1               |
| CCT pin detection voltage                         | V <sub>CCT</sub>   | V1 = V <sub>CU</sub> + 0.025                                  | V <sub>DS</sub> × 0.68      | V <sub>DS</sub> × 0.70 | V <sub>DS</sub> × 0.72   | V     | 1               |
| CDT pin detection voltage                         | V <sub>CDT</sub>   | $V1 = V_{DL} - 0.085$                                         | V <sub>DS</sub> × 0.68      | V <sub>DS</sub> × 0.70 | V <sub>DS</sub> × 0.72   | V     | 1               |
| Input Voltage                                     |                    |                                                               |                             |                        |                          |       |                 |
| Operation voltage between<br>VDD pin and VSS pin  | V <sub>DSOP</sub>  | Fixed output voltage of DO pin and CO pin                     | 5                           | _                      | 24                       | V     | _               |
| Input Current                                     |                    |                                                               |                             |                        |                          |       |                 |
| Current consumption during operation              | I <sub>OPE</sub>   | -                                                             | -                           | 10                     | 19                       | μA    | 1               |
| Current consumption during<br>power-saving        | I <sub>PSV</sub>   | _                                                             | _                           | -                      | 0.1                      | μA    | 1               |
| VC1 pin current                                   | I <sub>VC1</sub>   | _                                                             | _                           | 0.25                   | 0.50                     | μA    | 1               |
| VC2 pin current                                   | I <sub>VC2</sub>   | _                                                             | -0.8                        | 0.0                    | 0.8                      | μA    | 1               |
| VC3 pin current                                   | I <sub>VC3</sub>   | —                                                             | -0.8                        | 0.0                    | 0.8                      | μA    | 1               |
| VC4 pin current                                   | I <sub>VC4</sub>   | _                                                             | -0.8                        | 0.0                    | 0.8                      | μA    | 1               |
| VC5 pin current                                   | I <sub>VC5</sub>   | -                                                             | -0.8                        | 0.0                    | 0.8                      | μA    | 1               |
| Output Pin                                        | •                  |                                                               |                             |                        |                          |       |                 |
| CO pin voltage "H" <sup>*2</sup>                  | V <sub>COH</sub>   | V <sub>COH</sub> < V <sub>DS</sub>                            | 4.0                         | 6.0                    | 8.0                      | V     | 1               |
| DO pin voltage "H" <sup>*3</sup>                  | V <sub>DOH</sub>   | V <sub>DOH</sub> < V <sub>DS</sub>                            | 4.0                         | 6.0                    | 8.0                      | V     | 1               |
| CO pin source current                             | I <sub>COH</sub>   | _                                                             | 10                          | _                      | _                        | μA    | 1               |
| CO pin sink current                               | I <sub>COL</sub>   | V1 = V2 = V3 = V4 = V5 = 5.6 V                                | 10                          | _                      | -                        | μA    | 1               |
| DO pin source current                             | I <sub>DOH</sub>   | _                                                             | 10                          | _                      | -                        | μA    | 1               |
| DO pin sink current                               | IDOL               | _                                                             | 10                          | _                      | -                        | μA    | 1               |
| PSO pin source current                            | I <sub>PSOH</sub>  | _                                                             | 10                          | _                      | _                        | μA    | 1               |
| PSO pin sink current                              | I <sub>PSOL</sub>  | V1 = V2 = V3 = V4 = V5 = 1.9 V                                | 10                          | -                      | _                        | μA    | 1               |
| 0 V Battery Detection Function                    |                    |                                                               |                             |                        |                          | -     |                 |
| 0 V battery detection voltage n<br>(n = 1 to 5)   | V <sub>0INHn</sub> | 0 V battery detection function<br>"available"                 | 1.0                         | 1.3                    | 1.5                      | V     | 1               |

Table 6 (1 / 2)

\*1. Refer to "4. Delay time setting" in "
Operation" for details of the delay time function.

\*2. When  $V_{COH} \geq V_{DS}, \, V_{COH}$  =  $V_{DD}$ 

\*3. When  $V_{\text{DOH}} \geq V_{\text{DS}}, \, V_{\text{DOH}}$  =  $V_{\text{DD}}$ 

**Remark**  $V_{DS}$ : Input voltage between VDD pin and VSS pin (V1 + V2 + V3 + V4 + V5)

### ABLIC Inc.

#### (V1 = V2 = V3 = V4 = V5 = 3.5 V, Ta = +25°C unless otherwise specified) Test Item Symbol Condition Min. Тур. Max. Unit Circuit Control Pin V SEL1 pin voltage "H" V<sub>SEL1H</sub> $V_{\text{DS}} \times 0.95$ $V_{\text{DS}} \times 0.95$ V SEL2 pin voltage "H" V<sub>SEL2H</sub> \_ \_ \_ SEL1 pin voltage "L" $V_{DS} \times 0.05$ V \_ V<sub>SEL1L</sub> \_ \_ \_ SEL2 pin voltage "L" $V_{\text{DS}} imes 0.05$ V V<sub>SEL2L</sub> CTLC pin reverse voltage V<sub>CTLC</sub> 0.1 0.7 V 1 2.0 \_ V CTLD pin reverse voltage 0.1 0.7 2.0 1 VCTLD \_ PSI pin reverse voltage V<sub>PSI</sub> \_ 0.1 4.0 8.0 V 1 0.500 0.725 1 CTLC pin response delay time 0.275 ms t<sub>CTLC</sub> CTLD pin response delay time 0.275 0.500 0.725 ms 1 t<sub>CTLD</sub> PSI pin response delay time 0.3 0.9 3.0 ms 1 t<sub>PSI</sub> CTLC pin curent "H" \_ -0.1 0.0 0.1 μA 1 ICTLCH 1 CTLC pin curent "L" -0.45 -0.05 μA I<sub>CTLCL</sub> -0.20 CTLD pin curent "H" -0.1 0.0 0.1 μA 1 ICTLDH \_ CTLD pin curent "L" -0.45 -0.20 -0.05 μA 1 I<sub>CTLDL</sub> \_ PSI pin curent "H" 0.0 0.2 0.4 μA 1 \_ I<sub>PSIH</sub> PSI pin curent "L" I<sub>PSIL</sub> -0.1 0.0 0.1 μA 1 CTLC pin reverse voltage during 5.1 MΩ resistance connected V 3 V<sub>CTLC\_C</sub> $V_{DS} + 0.2$ $V_{DS} + 0.7$ $V_{DS} + 1.3$ communication to the CTLC pin CTLD pin reverse voltage during 5.1 MΩ resistance connected V 3 $V_{DS} + 0.2$ $V_{DS} + 1.3$ V<sub>CTLD\_C</sub> $V_{DS} + 0.7$ to the CTLD pin communication PSI pin reverse voltage during 5.1 MΩ resistance connected $V_{SS}-1.9$ $V_{\text{SS}}-0.3$ V 3 $V_{SS}-1.0$ V<sub>PSI C</sub> to the PSI pin communication **Temperature Detection Function** Voltage between VDD pin Output voltage for temperature $V_{REG}$ 4.0 5.0 6.0 V 2 detection and VREG pin High temperature detection ratio r<sub>THCH</sub> – r<sub>THCH</sub> + 2 **r**<sub>THCH</sub> $r_{THCH} = (V_{REG} - V_{TH}) / V_{REG}$ **г<sub>тнсн</sub>** \_ during charging 0.005 0.005 Low temperature detection ratio r<sub>THCL</sub> – r<sub>THCL</sub> + 2 $r_{THCL} = (V_{REG} - V_{TH}) / V_{REG}$ **r**<sub>THCL</sub> $r_{THCL}$ during charging 0.005 0.005 High temperature detection ratio r<sub>THDH</sub> + **Г**тнрн $r_{THDH} = (V_{REG} - V_{TH}) / V_{REG}$ 2 **г<sub>тнdн</sub> r**<sub>THDH</sub> 0.005 0.005 during discharging Low temperature detection ratio r<sub>THDL</sub> – r<sub>THDL</sub> + $r_{THDL} = (V_{REG} - V_{TH}) / V_{REG}$ 2 r<sub>THDL</sub> **r**<sub>THDI</sub> 0.005 0.005 during discharging V 2 THC/DX pin voltage "H" $V_{\text{DS}} - 2.0$ $V_{\text{DS}}-1.5$ $V_{\text{DS}}-1.0$ V<sub>THH</sub> THC/DX pin voltage "L" V VTHL \_ 0.5 1.0 1.5 2 Temperature detection delay time t<sub>TH</sub> 2.0 3.0 \_ 1.0 s 2

Table 6 (2 / 2)

Rev.1.4\_00

### Test Circuits

Unless otherwise specified, for the CO pin output voltage ( $V_{CO}$ ), DO pin output voltage ( $V_{DO}$ ), and PSO pin output voltage ( $V_{PSO}$ ), "L" or "H" is judged as follows.

- $L:~[V_{CO},~V_{DO},~V_{PSO}] \leq V_{DS} \times 0.1~V$
- $H:~[V_{CO},~V_{DO},~V_{PSO}] > V_{DS} \times 0.1~V$

Remark V<sub>DS</sub>: Input voltage between VDD pin and VSS pin (V1 + V2 + V3 + V4 + V5)

### 1. Test circuit 1



Figure 3 Test Circuit 1

This section provides explanations of Test items using Test circuit 1. Perform each test after setting as shown in **Table 7**.

Table 7 Initial Setting of Test Circuit 1 (1 / 2)

| V1    | V2    | V3    | V4    | V5    | V6 | V7 | V8 | V9 | V10 |
|-------|-------|-------|-------|-------|----|----|----|----|-----|
| 3.5 V | -  | -  | -  | -  | -   |

| Table 7 | Initial Setting | of Test | Circuit ' | 1 (2 | / 2) |
|---------|-----------------|---------|-----------|------|------|
|---------|-----------------|---------|-----------|------|------|

| V11 | V12 | V13 | V14             | SW1 | SW2 | SW3 | SW4 | SW5 |
|-----|-----|-----|-----------------|-----|-----|-----|-----|-----|
| 0 V | 0 V | 0 V | V <sub>DS</sub> | OFF | OFF | OFF | OFF | OFF |

#### 1.1 Overcharge detection voltage n (V<sub>CUn</sub>), overcharge release voltage n (V<sub>CLn</sub>)

When the voltage V1 is gradually increased after setting V1 = V2 = V3 = V4 = V5 =  $V_{CUn} - 0.05$  V and  $V_{CO}$  changes from "H" to "L", V1 is defined as the overcharge detection voltage 1 ( $V_{CU1}$ ). When the voltage V1 is then gradually decreased and  $V_{CO}$  changes from "L" to "H", V1 is defined as the overcharge release voltage 1 ( $V_{CL1}$ ). Overcharge detection voltage n ( $V_{CUn}$ ) and overcharge release voltage n ( $V_{CLn}$ ) (n = 2 to 5) can be determined in the same way as when n = 1.

#### 1.2 Overdischarge detection voltage n (V<sub>DLn</sub>), overdischarge release voltage n (V<sub>DUn</sub>)

When the voltage V1 is gradually decreased and  $V_{DO}$  changes from "H" to "L", V1 is defined as the overdischarge detection voltage 1 ( $V_{DL1}$ ). When the voltage V1 is then gradually increased and  $V_{DO}$  changes from "L" to "H", V1 is defined as the overdischarge release voltage 1 ( $V_{DU1}$ ).

Overdischarge detection voltage n ( $V_{DLn}$ ) and overdischarge release voltage n ( $V_{DUn}$ ) (n = 2 to 5) can be determined in the same way as when n = 1.

#### 1.3 CCT pin internal resistance (R<sub>CCT</sub>), CCT pin detection voltage (V<sub>CCT</sub>)

The CCT pin internal resistance ( $R_{CCT}$ ) is defined by  $R_{CCT} = V_{DS} / I_{CCT}$  under the set conditions of V1 =  $V_{CU1}$  + 0.025 V after setting V6 = 0 V and setting SW1 to ON. When the voltage V6 is then gradually increased and  $V_{CO}$  changes from "H" to "L", V6 is defined as the CCT pin detection voltage ( $V_{CCT}$ ).

#### 1.4 CDT pin internal resistance (R<sub>CDT</sub>), CDT pin detection voltage (V<sub>CDT</sub>)

The CDT pin internal resistance ( $R_{CDT}$ ) is defined by  $R_{CDT} = V_{DS} / I_{CDT}$  under the set conditions of V1 =  $V_{DL1} - 0.085$  V after setting V7 = 0 V and setting SW2 to ON. When the voltage V7 is then gradually increased and  $V_{DO}$  changes from "H" to "L", V7 is defined as the CDT pin detection voltage ( $V_{CDT}$ ).

#### 1.5 Current consumption during operation (I<sub>OPE</sub>)

The current consumption during operation (I<sub>OPE</sub>) is I<sub>VSS</sub> under the initial setting shown in Table 7.

#### 1. 6 Current consumption during power-saving (I<sub>PSV</sub>)

The current consumption during power-saving  $(I_{PSV})$  is  $I_{VSS}$  when V14 = 0 V.

#### 1.7 CO pin source current (I<sub>COH</sub>)

The CO pin source current ( $I_{COH}$ ) is  $I_{CO}$  when V10 = V<sub>COH</sub> – 0.5 V and SW5 is ON.

#### 1.8 CO pin sink current (I<sub>COL</sub>)

The CO pin sink current ( $I_{COL}$ ) is  $I_{CO}$  when V1 = V2 = V3 = V4 = V5 = 4.6 V, V10 = 0.5 V, and SW5 is ON.

#### 1.9 DO pin source current (I<sub>DOH</sub>)

The DO pin source current ( $I_{DOH}$ ) is  $I_{DO}$  when V9 =  $V_{DOH} - 0.5$  V and SW4 is ON.

#### 1. 10 DO pin sink current (I<sub>DOL</sub>)

The DO pin sink current ( $I_{DOL}$ ) is  $I_{DO}$  when V1 = V2 = V3 = V4 = V5 = 1.9 V, V9 = 0.5 V, and SW4 is ON.

#### 1. 11 PSO pin source current (I<sub>PSOH</sub>)

The PSO pin source current ( $I_{PSOH}$ ) is  $I_{PSO}$  when V14 = 0 V, V8 =  $V_{DS} - 0.5$  V, and SW3 is ON.

#### 1. 12 PSO pin sink current (IPSOL)

The PSO pin sink current ( $I_{PSOL}$ ) is  $I_{PSO}$  when V8 = 0.5 V and SW3 is ON.

### ABLIC Inc.

#### 1. 13 0 V battery detection voltage n (V<sub>0INHn</sub>) (0 V battery detection function "available")

When the voltage V1 is gradually decreased and  $V_{CO}$  changes from "H" to "L", V1 is defined as the 0 V battery detection voltage 1 ( $V_{0INH1}$ ).

0 V battery detection voltage n ( $V_{0INHn}$ ) (n = 2 to 5) can be determined in the same way as when n = 1.

#### 1. 14 CTLC pin reverse voltage (VCTLC)

When the voltage V12 is gradually increased and  $V_{CO}$  changes from "H" to "L", V12 is defined as the CTLC pin reverse voltage ( $V_{CTLC}$ ).

#### 1. 15 CTLD pin reverse voltage (V<sub>CTLD</sub>)

When the voltage V13 is gradually increased and  $V_{DO}$  changes from "H" to "L", V13 is defined as the CTLD pin reverse voltage ( $V_{CTLD}$ ).

#### 1. 16 PSI pin reverse voltage (V<sub>PSI</sub>)

When the voltage V14 is gradually decreased and  $V_{PSO}$  changes from "L" to "H", V14 is defined as the PSI pin reverse voltage ( $V_{PSI}$ ).

#### 1. 17 CTLC pin response delay time (t<sub>CTLC</sub>)

The CTLC pin response delay time ( $t_{CTLC}$ ) is the time period from when the voltage V12 changes to V12 =  $V_{DS}$  until when  $V_{CO}$  changes from "H" to "L".

#### 1. 18 CTLD pin response delay time (t<sub>CTLD</sub>)

The CTLD pin response delay time ( $t_{CTLD}$ ) is the time period from when the voltage V13 changes to V13 =  $V_{DS}$  until when  $V_{DO}$  changes from "H" to "L".

#### 1. 19 PSI pin response delay time (t<sub>PSI</sub>)

The PSI pin response delay time ( $t_{PSI}$ ) is the time period from when the voltage V14 changes to V14 = 0 V until when V<sub>PSO</sub> changes from "L" to "H".

#### 1. 20 CTLC pin current "H" (I<sub>CTLCH</sub>), CTLC pin current "L" (I<sub>CTLCL</sub>)

The CTLC pin current "H" ( $I_{CTLCH}$ ) is  $I_{CTLC}$  when V12 = V<sub>DS</sub>. The CTLC pin current "L" ( $I_{CTLCL}$ ) is  $I_{CTLC}$  when V12 = 0 V.

#### 1. 21 CTLD pin current "H" (I<sub>CTLDH</sub>), CTLD pin current "L" (I<sub>CTLDL</sub>)

The CTLD pin current "H" ( $I_{CTLDH}$ ) is  $I_{CTLD}$  when V13 = V<sub>DS</sub>. The CTLD pin current "L" ( $I_{CTLDL}$ ) is  $I_{CTLD}$  when V13 = 0 V.

#### 1. 22 PSI pin current "H" (IPSIH), PSI pin current "L" (IPSIL)

The PSI pin current "H" ( $I_{PSIH}$ ) is  $I_{PSI}$  when V14 = V<sub>DS</sub>. The PSI pin current "L" ( $I_{PSIL}$ ) is  $I_{PSI}$  when V14 = 0 V.

## 2. Test circuit 2

Rev.1.4\_00



Figure 4 Test Circuit 2

This section provides explanations of Test items using Test circuit 2. Perform each test after setting as shown in **Table 8**.

| Table 8 | Initial S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Settina | of Test | Circuit 2 |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------|-----------|
|         | in the last of the | Soung   | 01 1000 |           |

| V1    | V2    | V3    | V4    | V5    | V6  | V7 <sup>*1</sup> |
|-------|-------|-------|-------|-------|-----|------------------|
| 3.5 V | 0 V | 2.5 V            |

**\*1.** V7 is an absolute value.

### 2.1 Output voltage for temperature detection (VREG)

The maximum voltage between the VDD pin and VREG pin is defined as the output voltage for temperature detection ( $V_{REG}$ ).

### 2. 2 High temperature detection ratio during charging (rTHCH)

When the voltage V7 is gradually decreased after setting V6 =  $V_{DS}$  and  $V_{CO}$  changes from "H" to "L", the high temperature detection ratio during charging ( $r_{THCH}$ ) is defined by ( $V_{REG} - V7$ ) /  $V_{REG}$ .

### 2. 3 Low temperature detection ratio during charging (rTHCL)

When the voltage V7 is gradually increased after setting V6 =  $V_{DS}$  and  $V_{CO}$  changes from "H" to "L", the low temperature detection ratio during charging ( $r_{THCL}$ ) is defined by ( $V_{REG} - V7$ ) /  $V_{REG}$ .

### 2.4 High temperature detection ratio during discharging (r<sub>THDH</sub>)

When the voltage V7 is gradually decreased and V<sub>CO</sub> changes from "H" to "L" and V<sub>DO</sub> changes from "H" to "L", the high temperature detection ratio during discharging ( $r_{THDH}$ ) is defined by (V<sub>REG</sub> – V7) / V<sub>REG</sub>.

### 2.5 Low temperature detection ratio during discharging (r<sub>THDL</sub>)

When the voltage V7 is gradually increased and  $V_{CO}$  changes from "H" to "L" and  $V_{DO}$  changes from "H" to "L", the low temperature detection ratio during discharging ( $r_{THDL}$ ) is defined by ( $V_{REG} - V7$ ) /  $V_{REG}$ .

### ABLIC Inc.

### 2. 6 THC/DX pin voltage "H" (V<sub>THH</sub>)

When the voltage V6 is gradually increased after setting  $(1 - r_{THDH}) \times V_{REG} < V7 < (1 - r_{THCH}) \times V_{REG}$  and  $V_{DO}$  changes from "L" to "H", V6 is defined as the THC/DX pin voltage "H" (V<sub>THH</sub>).

### 2. 7 THC/DX pin voltage "L" (V<sub>THL</sub>)

When the voltage V6 is gradually decreased after setting  $(1 - r_{THDH}) \times V_{REG} < V7 < (1 - r_{THCH}) \times V_{REG}$  and  $V_{DO}$  changes from "H" to "L", V6 is defined as the THC/DX pin voltage "L" ( $V_{THL}$ ).

#### 2.8 Temperature detection delay time (t<sub>TH</sub>)

The temperature detection delay time ( $t_{TH}$ ) is the time period from when the voltage V7 changes to 0 V until when  $V_{CO}$  changes from "H" to "L" and  $V_{DO}$  changes from "H" to "L".

#### 3. Test circuit 3



This section provides explanations of Test items using Test circuit 3. Perform each test after setting as shown in **Table 9**.

| Table 9 | Initial | Settina | of Test | Circuit | 3 |
|---------|---------|---------|---------|---------|---|
|         |         |         |         |         | - |

| V1    | V2    | V3    | V4    | V5    | V6                               | V7                               | V8     |
|-------|-------|-------|-------|-------|----------------------------------|----------------------------------|--------|
| 3.5 V | $V_{\text{DS}} + 2.0 \ \text{V}$ | $V_{\text{DS}} + 2.0 \ \text{V}$ | –2.0 V |

#### 3.1 CTLC pin reverse voltage during communication (V<sub>CTLC\_C</sub>)

When the voltage V6 is gradually decreased and  $V_{CO}$  changes from "H" to "L", V6 is defined as the CTLC pin reverse voltage during communication ( $V_{CTLC_C}$ ).

### 3. 2 CTLD pin reverse voltage during communication (V<sub>CTLD\_C</sub>)

When the voltage V7 is gradually decreased and  $V_{DO}$  changes from "H" to "L", V7 is defined as the CTLD pin reverse voltage during communication ( $V_{CTLD_c}$ ).

#### 3. 3 PSI pin reverse voltage during communication (V<sub>PSI\_C</sub>)

When the voltage V8 is gradually increased and  $V_{PSO}$  changes from "L" to "H", V8 is defined as the PSI pin reverse voltage during communication ( $V_{PSL}$ ).

### Rev.1.4\_00

### Operation

**Remark** Refer to "
Connection Examples of Battery Protection IC".

### 1. Normal status

The status when CO pin output voltage ( $V_{CO}$ ) = "H", DO pin output voltage ( $V_{DO}$ ) = "H" and PSO pin output voltage ( $V_{PSO}$ ) = "L" is the normal status.

All the conditions mentioned below should be satisfied for returning to the normal status.

- The voltage of each of the batteries is in the range from overcharge detection voltage n (V<sub>CUn</sub>) to overdischarge detection voltage n (V<sub>DLn</sub>).
- CTLC pin voltage and CTLD pin voltage are lower than CTLC pin reverse voltage (V<sub>CTLC</sub>) and CTLD pin reverse voltage (V<sub>CTLD</sub>), respectively, and PSI pin voltage is higher than PSI pin reverse voltage (V<sub>PSI</sub>).
- Either (1) or (2) below is satisfied for TH pin voltage (V<sub>TH</sub>).
  - (1) When  $V_{THC/DX} \ge V_{THH}$ :  $(1 r_{THCH}) \times V_{REG} < V_{TH} < (1 r_{THCL}) \times V_{REG}$
  - (2) When  $V_{THC/DX} \le V_{THL}$ :  $(1 r_{THDH}) \times V_{REG} < V_{TH} < (1 r_{THDL}) \times V_{REG}$
- Caution After the battery is connected, there may be cases when discharging cannot be performed. In this case, the S-8255A Series returns to the normal status when the following condition is satisfied.

#### $\bullet$ Changing the PSI pin voltage to be $V_{\text{DS}} \rightarrow 0 \; V \rightarrow V_{\text{DS}}$

- **Remark** V<sub>THC/DX</sub>: THC/DX pin voltage
  - V<sub>THH</sub>: THC/DX pin voltage "H"
  - V<sub>THL</sub>: THC/DX pin voltage "L"
  - r<sub>THCH</sub>: High temperature detection ratio during charging
  - r<sub>THCL</sub>: Low temperature detection ratio during charging
  - r<sub>THDH</sub>: High temperature detection ratio during discharging
  - r<sub>THDL</sub>: Low temperature detection ratio during discharging
  - V<sub>REG</sub>: Output voltage for temperature detection
  - V<sub>DS</sub>: Input voltage between VDD pin and VSS pin (V1 + V2 + V3 + V4 + V5)

### 2. Overcharge status

When the voltage of any of the batteries exceeds the overcharge detection voltage n ( $V_{CUn}$ ) and the status continues for the overcharge detection delay time ( $t_{CU}$ )<sup>\*1</sup> or longer, the CO pin changes to the  $V_{SS}$  level. This is the overcharge status.

The overcharge status is released if the following condition is satisfied.

- Voltage of battery  $\leq V_{CLn}$
- \*1. Refer to "4. Delay time setting" for details.

**Remark** V<sub>CLn</sub>: Overcharge release voltage n (n = 1 to 5)

### 3. Overdischarge status

When the voltage of any of the batteries falls below the overdischarge detection voltage n ( $V_{DLn}$ ) and the status continues for the overdischarge detection delay time ( $t_{DL}$ )<sup>\*1</sup> or longer, the DO pin changes to the  $V_{SS}$  level. This is the overdischarge status.

The overdischarge status is released if the following condition is satisfied.

- Voltage of battery  $\geq V_{DUn}$
- \*1. Refer to "4. Delay time setting" for details.

**Remark**  $V_{DUn}$ : Overdischarge release voltage n (n = 1 to 5)

### 4. Delay time setting

Users are able to set delay time for the period from when the S-8255A Series detects change in the voltage of any of the batteries until when it outputs to the CO pin or DO pin. Each delay time is determined by a resistor in the S-8255A Series and an external capacitor.

In the overchage detection, when the voltage of any of the batteries exceeds overcharge detection voltage n ( $V_{CUn}$ ), the S-8255A Series starts charging to the CCT pin's capacitor ( $C_{CCT}$ ) via the CCT pin internal resistance ( $R_{CCT}$ ). After a certain period, the CO pin changes to the  $V_{SS}$  level when the voltage at the CCT pin reaches the CCT pin detection voltage ( $V_{CCT}$ ). This period is overcharge detection delay time ( $t_{CU}$ ).

 $t_{CU}$  is calculated using the following equation.

$$\begin{split} t_{\text{CU}}\left[s\right] &= -\text{ln} \left(1 - V_{\text{CCT}} \,/\, V_{\text{DS}}\right) \times C_{\text{CCT}}\left[\mu\text{F}\right] \times R_{\text{CCT}}\left[\text{M}\Omega\right] \\ &= -\text{ln} \left(1 - 0.7 \text{ typ.}\right) \times C_{\text{CCT}}\left[\mu\text{F}\right] \times 8.31 \left[\text{M}\Omega\right] \text{typ.} \\ &= 10.0 \left[\text{M}\Omega\right] \text{typ.} \times C_{\text{CCT}}\left[\mu\text{F}\right] \end{split}$$

Overdischarge detection delay time (t<sub>DL</sub>) is calculated using the following equations as well.

 $t_{DL}$  [ms] = -ln (1 - V<sub>CDT</sub> / V<sub>DS</sub>) × C<sub>CDT</sub> [µF] × R<sub>CDT</sub> [kΩ]

When  $C_{CCT} = C_{CDT} = 0.1 [\mu F]$ , each delay time is calculated as follows.

 $t_{CU}$  [s] = 10.0 [M $\Omega$ ] typ. × 0.1 [ $\mu$ F] = 1.0 [s] typ.  $t_{DL}$  [ms] = 1000 [k $\Omega$ ] typ. × 0.1 [ $\mu$ F] = 100 [ms] typ.

**Remark** V<sub>DS</sub>: Input voltage between VDD pin and VSS pin (V1 + V2 + V3 + V4 + V5)

### 5. 0 V Battery detection function

For detection function of self-discharged battery (0 V battery), "available" / "unavailable" is selectable.

• 0 V battery detection function "available" The voltage V<sub>CO</sub> changes to the V<sub>SS</sub> level when the voltage of any of the batteries is V<sub>0INHn</sub> or lower.

## Caution When the VDD pin voltage is lower than the minimum value of operation voltage between VDD pin and VSS pin (V<sub>DSOP</sub>), the S-8255A Series' operation is not assured.

### Rev.1.4\_00

### 6. SEL1 pin and SEL2 pin

Switching control for 3-serial to 5-serial cell is possible by inputting voltage to the SEL1 pin and the SEL2 pin. Be sure to use the SEL1 pin and the SEL2 pin at the "H" or "L" level.

| SEL1 Pin | SEL2 Pin | Setting                  |
|----------|----------|--------------------------|
| "L"      | "L"      | 5-serial cell monitoring |
| "L"      | "H"      | 4-serial cell monitoring |
| "H"      | "L"      | 3-serial cell monitoring |
| "H"      | "H"      | Setting inhibited        |

| V <sub>SEL1H</sub> : | SEL1 pin voltage "H" |
|----------------------|----------------------|
| V <sub>SEL2H</sub> : | SEL2 pin voltage "H" |
| V <sub>SEL1L</sub> : | SEL1 pin voltage "L" |
| VSEL21:              | SEL2 pin voltage "L" |

### 7. CTLC pin and CTLD pin

The CTLC pin controls the CO pin, and the CTLD pin controls the DO pin. Thus it is possible for users to control the CO pin and the DO pin respectively. These controls precede the battery monitoring circuit.

 Table 11
 Status Set by CTLC Pin

| CTLC Pin                                                         | CO Pin                |
|------------------------------------------------------------------|-----------------------|
| $V_{SS}$ level $\leq$ CTLC pin voltage $< V_{CTLC}$              | "H"                   |
| $V_{CTLC} \le CTLC \text{ pin voltage} \le V_{DD} \text{ level}$ | V <sub>SS</sub> level |
| $V_{DD}$ level < CTLC pin voltage $\leq V_{CTLC C}$              | V <sub>SS</sub> level |
| V <sub>CTLC C</sub> < CTLC pin voltage                           | "H"                   |

V<sub>CTLC</sub>: CTLC pin reverse voltage

V<sub>CTLC C</sub>: CTLC pin reverse voltage during communication

Table 12Status Set by CTLD Pin

| CTLD Pin                                              | DO Pin                |
|-------------------------------------------------------|-----------------------|
| $V_{SS}$ level $\leq$ CTLD pin voltage $< V_{CTLD}$   | "H"                   |
| $V_{CTLD} \le CTLD$ pin voltage $\le V_{DD}$ level    | V <sub>SS</sub> level |
| $V_{DD}$ level < CTLD pin voltage $\leq V_{CTLD \ C}$ | V <sub>SS</sub> level |
| V <sub>CTLD C</sub> < CTLD pin voltage                | "H"                   |

**Remark** CTLD pin is at the  $V_{DD}$  level or higher in cascade connection. Connect a resistor of 5.1 M $\Omega$  to the CTLD pin in this case.

V<sub>CTLD</sub>: CTLD pin reverse voltage

V<sub>CTLD C</sub>: CTLD pin reverse voltage during communication

### 8. PSI pin

When the PSI pin is activated, the power-saving function starts to operate, and most operations halt. In this case, the CO pin and DO pin change to the  $V_{SS}$  level, and the PSO pin changes to the  $V_{DD}$  level.

| PSI Pin                                                      | CO Pin                | DO Pin                | PSO Pin               |
|--------------------------------------------------------------|-----------------------|-----------------------|-----------------------|
| $V_{PSI} < PSI$ pin voltage $\leq V_{DD}$ level              | "H"                   | "H"                   | V <sub>SS</sub> level |
| $V_{SS}$ level $\leq$ PSI pin voltage $\leq$ $V_{PSI}$       | V <sub>SS</sub> level | V <sub>SS</sub> level | V <sub>DD</sub> level |
| V <sub>PSI_C</sub> < PSI pin voltage < V <sub>SS</sub> level | V <sub>SS</sub> level | V <sub>SS</sub> level | V <sub>DD</sub> level |
| PSI pin voltage < V <sub>PSI C</sub>                         | "H"                   | "H"                   | V <sub>SS</sub> level |

**Remark** PSI pin is at the  $V_{SS}$  level or lower in cascade connection. Connect a resistor of 5.1 M $\Omega$  to the PSI pin in this case.

V<sub>PSI</sub>: PSI pin reverse voltage

V<sub>PSI\_C</sub>: PSI pin reverse voltage during communication

The S-8255A Series is initialized and the power-saving function is released by deactivating the PSI pin. As a result, each detection operation is carried out after returning to the normal status.

### 9. Temperature detection

Serially connect an NTC and a low temperature-dependent resistor ( $R_{TH}$ ) between the VDD pin and the VREG pin, and then connect their middle point to the TH pin. It allows for temperature detection at four different points: high temperature detection during charging, low temperature detection during charging, high temperature detection during discharging.

When the temperature rises, according to the NTC temperature characteristics, the resistance ( $R_{NTC}$ ) decreases, and the ratio between  $R_{NTC}$  and  $R_{TH}$  changes, and then the TH pin voltage ( $V_{TH}$ ) increases.

When the temperature falls, according to the NTC temperature characteristics, the resistance ( $R_{NTC}$ ) increases, and the ratio between  $R_{NTC}$  and  $R_{TH}$  changes, and then the TH pin voltage ( $V_{TH}$ ) decreases.

The temperature detection during charging and temperature detection during discharging switch by comparing THC/DX pin voltage ( $V_{THC/DX}$ ) and either of THC/DX pin voltage "H" or "L" ( $V_{THH}$ ,  $V_{THL}$ ).

If the relation between  $R_{NTC}$ ,  $R_{TH}$ , and  $V_{THC/DX}$  satisfies the itemized condition in **Table 14** in each temperature detection, and each status continues for the temperature detection delay time ( $t_{TH}$ ) or longer, the CO pin changes to the  $V_{SS}$  level and the DO pin changes to the "H" or  $V_{SS}$  level. This is the temperature protection status.

If the itemized condition in **Table 14** is not satisfied in each temperature detection, and each status continues for  $t_{TH}$  or longer, the temperature protection status is released.

| Item                                          | TH Pin                                     | THC/DX Pin                | CO Pin | DO Pin                |
|-----------------------------------------------|--------------------------------------------|---------------------------|--------|-----------------------|
| High temperature detection during charging    | $r_{THCH} \le R_{TH} / (R_{NTC} + R_{TH})$ | $V_{THC/DX} \geq V_{THH}$ |        | "[]"                  |
| Low temperature detection during charging     | $r_{THCL} \ge R_{TH} / (R_{NTC} + R_{TH})$ | $V_{THC/DX} \geq V_{THH}$ |        | П                     |
| High temperature detection during discharging | $r_{THDH} \le R_{TH} / (R_{NTC} + R_{TH})$ | $V_{THC/DX} \leq V_{THL}$ |        |                       |
| Low temperature detection during discharging  | $r_{THDL} \ge R_{TH} / (R_{NTC} + R_{TH})$ | $V_{THC/DX} \leq V_{THL}$ |        | v <sub>ss</sub> ievei |

| Table 14 | Conditions  | for Fach | Temperature | Detection |
|----------|-------------|----------|-------------|-----------|
|          | Contaitions |          | remperature | Delection |

**Remark** r<sub>THCH</sub>: High temperature detection ratio during charging

r<sub>THCL</sub>: Low temperature detection ratio during charging

 $r_{THDH}$ : High temperature detection ratio during discharging

 $r_{THDL}$ : Low temperature detection ratio during discharging

The detection temperature can be set according to the NTC and  $R_{TH}$  characteristics. For example, if  $R_{NTC}^{*1}$  and  $R_{TH}$  (10 k $\Omega$ ) are connected to S-8255AAA, each detection temperature is as follows.

| Table 15                                                      |                             |                  |                       |  |
|---------------------------------------------------------------|-----------------------------|------------------|-----------------------|--|
| Item                                                          | Temperature Detection Ratio | R <sub>NTC</sub> | Detection Temperature |  |
| Temperature for high temperature detection during charging    | r <sub>THCH</sub> = 0.670   | 4.9 kΩ           | 45°C                  |  |
| Temperature for low temperature detection during charging     | r <sub>THCL</sub> = 0.270   | 27.0 kΩ          | 0°C                   |  |
| Temperature for high temperature detection during discharging | r <sub>THDH</sub> = 0.795   | 2.6 kΩ           | 65°C                  |  |
| Temperature for low temperature detection during discharging  | r <sub>THDL</sub> = 0.190   | 42.6 kΩ          | –10°C                 |  |

\*1. The calculation method for  $R_{NTC}$  is as follows.

$$\begin{split} r_{THCL} &= R_{TH} / (R_{NTC} + R_{TH}) \\ R_{NTC} &= R_{TH} / r_{THCL} - R_{TH} \\ &= 10 \ k\Omega / 0.270 - 10 \ k\Omega \\ &= 27.0 \ k\Omega \end{split}$$

Rev.1.4\_00

When low temperature during charging is detected,  $R_{NTC}$  = 27.0 k $\Omega$ , so detection temperature = 0°C according to the  $R_{NTC}$  characteristics shown in **Figure 6**.



Figure 6 Example of R<sub>NTC</sub> Characteristics

**Remark** Temperature detection is carried out intermittently for 512 ms typ. per cycle, of which 1 ms typ. is the detection operation period.

The VREG pin voltage is output only during detection operation. During other periods, the VREG pin is at the  $V_{DD}$  level.

Regarding details of intermittent operation, refer to "2. Temperature detection (High temperature detection during charging)" in "■ Timing Charts".

### ■ Timing Charts





\*1. (1): Normal status

(2) : Overcharge status

(3) : Overdischarge status

Figure 7



### 2. Temperature detection (High temperature detection during charging)

\*1. (1) : Normal status

Rev.1.4\_00

(2) : Temperature detection sleep time

(3) : Temperature detection awake time

(4) : Temperature protection status

Figure 8

Rev.1.4\_00

### ■ Connection Example of Battery Monitoring IC

1. S-8255A Series (10-serial cell)



Remark Regarding the recommended values for external components, refer to "Table 16 Constants for External Components".

### ABLIC Inc.

| Symbol                                                                            | Min.  | Тур.  | Max.  | Unit |
|-----------------------------------------------------------------------------------|-------|-------|-------|------|
| R <sub>VDD1</sub> *1, R <sub>VDD2</sub> *1                                        | 68    | 100   | 100   | Ω    |
| $R_{VCn1}$ , $R_{VCn2}$ (n = 1 to 5) <sup>*1</sup>                                | 0.68  | 1.00  | 1.00  | kΩ   |
| R <sub>SEL11</sub> , R <sub>SEL12</sub> , R <sub>SEL21</sub> , R <sub>SEL22</sub> | 1     | 1     | _     | kΩ   |
| R <sub>CTLC</sub> , R <sub>CTLD</sub> , R <sub>PSI</sub>                          | 1.0   | 2.0   | 5.1   | kΩ   |
| R <sub>THC/DX1</sub> , R <sub>THC/DX2</sub>                                       | 1.0   | 1.0   | _     | kΩ   |
| R <sub>CTLC</sub> C, R <sub>CTLD</sub> C, R <sub>PSI</sub> C                      | 4.0   | 5.1   | 6.0   | MΩ   |
| NTC1, NTC2                                                                        | -     | 10    | -     | kΩ   |
| R <sub>TH1</sub> , R <sub>TH2</sub>                                               | _     | 10    | _     | kΩ   |
| C <sub>VDD1</sub> , C <sub>VDD2</sub> *1                                          | 0.68  | 1.00  | 10.00 | μF   |
| $C_{VCn1}, C_{VCn2} (n = 1 \text{ to } 5)^{*1}$                                   | 0.068 | 0.100 | 1.000 | μF   |
| C <sub>CTLC</sub> C, C <sub>CTLD</sub> C, C <sub>PSI</sub> C                      | 470   | 470   | _     | pF   |
| C <sub>CCT1</sub> , C <sub>CCT2</sub>                                             | 0.01  | 0.10  | _     | μF   |
| C <sub>CDT1</sub> , C <sub>CDT2</sub>                                             | 0.01  | 0.10  | _     | μF   |
| Стн1. Стн2                                                                        | 0.1   | 0.1   | 0.1   | μF   |

### Table 16 Constants for External Components

\*1.  $R_{VDD1} \times C_{VDD1} = R_{VDD2} \times C_{VDD2} = 100 \ \mu\text{F} \bullet \Omega$  is recommended.

Rev.1.4\_00

Set filter constants to satisfy  $R_{VC1} \times C_{VC1} = R_{VC2} \times C_{VC2} = R_{VC3} \times C_{VC3} = R_{VC4} \times C_{VC4} = R_{VC5} \times C_{VC5} = R_{VDD1} \times C_{VDD1}$ .

Caution 1. The above constants may be changed without notice.

- 2. Sufficient evaluation of transient power supply fluctuation and overcurrent protection function with the actual application is needed to determine the proper constants when setting the filter constants between the VDD pin and VSS pin. Contact our sales office if setting the constants between the VDD pin and VSS pin to anything other than the recommended values.
- 3. It has not been confirmed whether the operation is normal or not in circuits other than the connection example. In addition, the connection example and the constants do not guarantee proper operation. Perform thorough evaluation using the actual application to set the constants.

### Precautions

- The application conditions for the input voltage, output voltage, and load current should not exceed the power dissipation.
- Batteries can be connected in any order; however, there may be cases when discharging cannot be performed after a battery is connected. In this case, the S-8255A Series returns to the normal status when the following condition is satisfied.
  - Changing the PSI pin voltage to be  $V_{\text{DS}} \rightarrow 0 \; V \rightarrow V_{\text{DS}}$

**Remark** V<sub>DS</sub>: Input voltage between VDD pin and VSS pin (V1 + V2 + V3 + V4 + V5)

- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

### Characteristics (Typical Data)

### 1. Current consumption

 $1.\ 1 \quad I_{\text{OPE}} \ vs. \ V_{\text{DS}}$ 



1.3 IPSV vs. VDS











### 2. Detection voltage, release voltage







### 3. Delay time function

### 3.1 R<sub>CCT</sub> vs. Ta













3. 2 V<sub>CCT</sub> vs. Ta



3.4 V<sub>CDT</sub> vs. Ta



ABLIC Inc.

### 4. Output pin

Rev.1.4\_00



4.3 IDOH VS. VDS

















Rev.1.4\_00

### 5. Temperature detection function

### 5.1 r<sub>THCH</sub> vs. Ta



5.3 r<sub>THDH</sub> vs. Ta









5.4 r<sub>THDL</sub> vs. Ta







### Power Dissipation

### 20-Pin TSSOP



| Board | Power Dissipation (P <sub>D</sub> ) |
|-------|-------------------------------------|
| А     | 1.47 W                              |
| В     | 1.69 W                              |
| С     | _                                   |
| D     | _                                   |
| E     | _                                   |

# **20-Pin TSSOP** Test Board

### ) IC Mount Area

### (1) Board A



| Item                        |   | Specification                               |  |
|-----------------------------|---|---------------------------------------------|--|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |  |
| Material                    |   | FR-4                                        |  |
| Number of copper foil layer |   | 2                                           |  |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |  |
|                             | 2 | -                                           |  |
|                             | 3 | -                                           |  |
|                             | 4 | 74.2 x 74.2 x t0.070                        |  |
| Thermal via                 |   | -                                           |  |

(2) Board B



| Item                        |   | Specification                               |  |
|-----------------------------|---|---------------------------------------------|--|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |  |
| Material                    |   | FR-4                                        |  |
| Number of copper foil layer |   | 4                                           |  |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |  |
|                             | 2 | 74.2 x 74.2 x t0.035                        |  |
|                             | 3 | 74.2 x 74.2 x t0.035                        |  |
|                             | 4 | 74.2 x 74.2 x t0.070                        |  |
| Thermal via                 |   | -                                           |  |

No. TSSOP20-A-Board-SD-1.0





No. FT020-B-P-SD-1.0

| TITLE      | TSSOP20-B-PKG Dimensions |  |  |
|------------|--------------------------|--|--|
| No.        | FT020-B-P-SD-1.0         |  |  |
| ANGLE      | $\odot$                  |  |  |
| UNIT       | mm                       |  |  |
|            |                          |  |  |
|            |                          |  |  |
|            |                          |  |  |
| ABLIC Inc. |                          |  |  |



No. FT020-B-C-SD-1.0

| TITLE      | TSSOP20-B-Carrier Tape |  |  |
|------------|------------------------|--|--|
| No.        | FT020-B-C-SD-1.0       |  |  |
| ANGLE      |                        |  |  |
| UNIT       | mm                     |  |  |
|            |                        |  |  |
|            |                        |  |  |
|            |                        |  |  |
| ABLIC Inc. |                        |  |  |



No. FT020-B-R-SD-1.0

| TITLE      | TSSOP20-B-Reel   |      |       |
|------------|------------------|------|-------|
| No.        | FT020-B-R-SD-1.0 |      |       |
| ANGLE      |                  | QTY. | 4.000 |
| UNIT       | mm               |      |       |
|            |                  |      |       |
|            |                  |      |       |
|            |                  |      |       |
| ABLIC Inc. |                  |      |       |

### **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
   ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
- 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.
- 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges.
- 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.
- 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.

The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility.

- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.
- 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative.
- 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.



2.4-2019.07