The S-19500/19501 Series, developed by using high-withstand voltage CMOS technology, is a low dropout positive voltage regulator with the watchdog timer and the reset function, which has high-withstand voltage. The monitoring time of watchdog timer can be adjusted by an external capacitor. Moreover, a voltage detection circuit which monitors the output voltage is also prepared.

ABLIC Inc. offers a “thermal simulation service” which supports the thermal design in conditions when our power management ICs are in use by customers. Our thermal simulation service will contribute to reducing the risk in the thermal design at customers’ development stage.

ABLIC Inc. also offers FIT rate calculated based on actual customer usage conditions in order to support customer functional safety design.

Contact our sales representatives for details.

**Caution**  This product can be used in vehicle equipment and in-vehicle equipment. Before using the product for these purposes, it is imperative to contact our sales representatives.

### Features

#### Regulator block
- **Output voltage:** 3.0 V to 5.3 V, selectable in 0.1 V step
- **Input voltage:** 4.0 V to 36.0 V
- **Output voltage accuracy:** ±2.0% (Tj = −40°C to +150°C)
- **Dropout voltage:** 120 mV typ. (5.0 V output product, IOUT = 100 mA)
- **Output current:** Possible to output 200 mA (VIN = VOUT(S) + 1.0 V)*1
- **Input and output capacitors:** A ceramic capacitor of 2.2 μF or more can be used.
- **Ripple rejection:** 70 dB typ. (f = 100 Hz)
- **Built-in overcurrent protection circuit:** Limits overcurrent of output transistor.
- **Built-in thermal shutdown circuit:** Detection temperature 170°C typ.

#### Detector block
- **Detection voltage:** 2.6 V to 5.0 V, selectable in 0.1 V step
- **Detection voltage accuracy:** ±100 mV (Tj = −40°C to +150°C)
- **Hysteresis width:** 0.12 V min.
- **Release delay time is adjustable**:*2 18 ms typ. (C_{DLY} = 47 nF)

#### Watchdog timer block
- **Watchdog activation current is adjustable:** 1.5 mA typ. (WADJ pin is open)
- **Watchdog trigger time is adjustable**:*2 43 ms typ. (C_{DLY} = 47 nF)
- **Product type is selectable:**
  - S-19500 Series (Product with WEN pin (Output: WO / RO pin))
  - S-19501 Series (Product without WEN pin (Output: WO pin and RO pin))
- **Autonomous watchdog operation function:** Watchdog timer operates due to detection of load current.
- **Watchdog mode:** Time-out mode

#### Overall
- **Current consumption:**
  - 60 μA typ. (I_{OUT} = 0 mA, During the watchdog timer deactivation)
  - 75 μA typ. (I_{OUT} ≤ 5 mA, During the watchdog timer activation)
- **Operation temperature range:** Ta = −40°C to +125°C
- **Lead-free (Sn 100%), halogen-free**
- **Withstand 45 V load dump**
- **AEC-Q100 qualified**:*3

*1. Please make sure that the loss of the IC will not exceed the power dissipation when the output current is large.

*2. The release delay time and the watchdog trigger time can be adjusted by connecting C_{DLY} to the DLY pin.

*3. Contact our sales representatives for details.

### Applications
- Constant-voltage power supply for automotive electric component, monitoring of microcontroller

### Package
- HSOP-8A

ABLIC Inc.
Block Diagrams

1. S-19500 Series (Product with WEN pin)

2. S-19501 Series (Product without WEN pin)
**AEC-Q100 Qualified**

This IC supports AEC-Q100 for the operation temperature grade 1.
Contact our sales representatives for details of AEC-Q100 reliability specification.

**Product Name Structure**

1. **Product name**

   S-1950 x A x A - E8T1 U 4

   - **Environmental code**
     - U: Lead-free (Sn 100%), halogen-free
   - **Package abbreviation and IC packing specifications**
     - E8T1: HSOP-8A, Tape
   - **Operation temperature**
     - A: $T_a = -40^\circ C$ to $+125^\circ C$
   - **Detection voltage**
     - F to Z, 0 to 5
   - **Output voltage**
     - C to Z, 0, 1
   - **Product type**
     - 0: S-19500 Series (Product with WEN pin)
     - 1: S-19501 Series (Product without WEN pin)

*1. Refer to the tape drawing.
*2. Refer to "2. Product option list".

2. **Product option list**

<table>
<thead>
<tr>
<th>Table 1 Output Voltage</th>
<th>Symbol</th>
<th>Table 2 Detection Voltage</th>
<th>Symbol</th>
</tr>
</thead>
<tbody>
<tr>
<td>Set Output Voltage</td>
<td></td>
<td>Set Detection Voltage</td>
<td></td>
</tr>
<tr>
<td>5.3 V</td>
<td>C</td>
<td>5.0 V</td>
<td>F</td>
</tr>
<tr>
<td>5.2 V</td>
<td>D</td>
<td>4.9 V</td>
<td>G</td>
</tr>
<tr>
<td>5.1 V</td>
<td>E</td>
<td>4.8 V</td>
<td>H</td>
</tr>
<tr>
<td>5.0 V</td>
<td>F</td>
<td>4.7 V</td>
<td>J</td>
</tr>
<tr>
<td>4.9 V</td>
<td>G</td>
<td>4.6 V</td>
<td>K</td>
</tr>
<tr>
<td>4.8 V</td>
<td>H</td>
<td>4.5 V</td>
<td>L</td>
</tr>
<tr>
<td>4.7 V</td>
<td>J</td>
<td>4.4 V</td>
<td>M</td>
</tr>
<tr>
<td>4.6 V</td>
<td>K</td>
<td>4.3 V</td>
<td>N</td>
</tr>
<tr>
<td>4.5 V</td>
<td>L</td>
<td>4.2 V</td>
<td>P</td>
</tr>
<tr>
<td>4.4 V</td>
<td>M</td>
<td>4.1 V</td>
<td>Q</td>
</tr>
<tr>
<td>4.3 V</td>
<td>N</td>
<td>4.0 V</td>
<td>R</td>
</tr>
<tr>
<td>4.2 V</td>
<td>P</td>
<td>3.9 V</td>
<td>S</td>
</tr>
<tr>
<td>4.1 V</td>
<td>Q</td>
<td>3.8 V</td>
<td>T</td>
</tr>
<tr>
<td>3.9 V</td>
<td>S</td>
<td>3.7 V</td>
<td>U</td>
</tr>
<tr>
<td>3.6 V</td>
<td>V</td>
<td>3.5 V</td>
<td>W</td>
</tr>
<tr>
<td>3.4 V</td>
<td>X</td>
<td>3.3 V</td>
<td>Y</td>
</tr>
<tr>
<td>3.2 V</td>
<td>Z</td>
<td>3.1 V</td>
<td>0</td>
</tr>
<tr>
<td>3.1 V</td>
<td>0</td>
<td>3.0 V</td>
<td>1</td>
</tr>
<tr>
<td>3.0 V</td>
<td>P</td>
<td>2.9 V</td>
<td>2</td>
</tr>
<tr>
<td>2.8 V</td>
<td>Q</td>
<td>2.7 V</td>
<td>3</td>
</tr>
<tr>
<td>2.6 V</td>
<td>R</td>
<td>2.5 V</td>
<td>4</td>
</tr>
<tr>
<td>2.4 V</td>
<td>S</td>
<td>2.3 V</td>
<td>5</td>
</tr>
</tbody>
</table>

**Remark** Set output voltage $\geq$ Set detection voltage $+ 0.3$ V
3. Package

<table>
<thead>
<tr>
<th>Package Name</th>
<th>Dimension</th>
<th>Tape</th>
<th>Reel</th>
<th>Land</th>
</tr>
</thead>
<tbody>
<tr>
<td>HSOP-8A</td>
<td>FH008-A-P-SD</td>
<td>FH008-A-C-SD</td>
<td>FH008-A-R-SD</td>
<td>FH008-A-L-SD</td>
</tr>
</tbody>
</table>

4. Product name list

4.1 S-19500 Series (Product with WEN pin)

<table>
<thead>
<tr>
<th>Output Voltage (V_{OUT})</th>
<th>Detection Voltage (−V_{DET})</th>
<th>HSOP-8A</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.1 V ± 2.0%</td>
<td>2.8 V ± 0.1 V</td>
<td>S-19500A03A-E8T1U4</td>
</tr>
<tr>
<td>3.3 V ± 2.0%</td>
<td>2.8 V ± 0.1 V</td>
<td>S-19500AY3A-E8T1U4</td>
</tr>
<tr>
<td>3.3 V ± 2.0%</td>
<td>3.0 V ± 0.1 V</td>
<td>S-19500AY1A-E8T1U4</td>
</tr>
<tr>
<td>5.0 V ± 2.0%</td>
<td>2.8 V ± 0.1 V</td>
<td>S-19500AF3A-E8T1U4</td>
</tr>
<tr>
<td>5.0 V ± 2.0%</td>
<td>4.2 V ± 0.1 V</td>
<td>S-19500AFPA-E8T1U4</td>
</tr>
<tr>
<td>5.0 V ± 2.0%</td>
<td>4.5 V ± 0.1 V</td>
<td>S-19500AFLA-E8T1U4</td>
</tr>
<tr>
<td>5.0 V ± 2.0%</td>
<td>4.6 V ± 0.1 V</td>
<td>S-19500AFKA-E8T1U4</td>
</tr>
<tr>
<td>5.0 V ± 2.0%</td>
<td>4.7 V ± 0.1 V</td>
<td>S-19500AFJA-E8T1U4</td>
</tr>
<tr>
<td>5.3 V ± 2.0%</td>
<td>5.0 V ± 0.1 V</td>
<td>S-19500ACFA-E8T1U4</td>
</tr>
</tbody>
</table>

Remark: Please contact our sales representatives for products other than the above.

4.2 S-19501 Series (Product without WEN pin)

<table>
<thead>
<tr>
<th>Output Voltage (V_{OUT})</th>
<th>Detection Voltage (−V_{DET})</th>
<th>HSOP-8A</th>
</tr>
</thead>
<tbody>
<tr>
<td>3.3 V ± 2.0%</td>
<td>2.8 V ± 0.1 V</td>
<td>S-19501AY3A-E8T1U4</td>
</tr>
<tr>
<td>5.0 V ± 2.0%</td>
<td>2.9 V ± 0.1 V</td>
<td>S-19501AF2A-E8T1U4</td>
</tr>
<tr>
<td>5.0 V ± 2.0%</td>
<td>3.5 V ± 0.1 V</td>
<td>S-19501AFWA-E8T1U4</td>
</tr>
<tr>
<td>5.0 V ± 2.0%</td>
<td>4.2 V ± 0.1 V</td>
<td>S-19501AFPA-E8T1U4</td>
</tr>
<tr>
<td>5.0 V ± 2.0%</td>
<td>4.5 V ± 0.1 V</td>
<td>S-19501AFLA-E8T1U4</td>
</tr>
<tr>
<td>5.0 V ± 2.0%</td>
<td>4.6 V ± 0.1 V</td>
<td>S-19501AFKA-E8T1U4</td>
</tr>
<tr>
<td>5.0 V ± 2.0%</td>
<td>4.7 V ± 0.1 V</td>
<td>S-19501AFJA-E8T1U4</td>
</tr>
</tbody>
</table>

Remark: Please contact our sales representatives for products other than the above.
### Pin Configuration

1. **HSOP-8A**

   ![Figure 3](image)

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VOUT</td>
<td>Voltage output pin (Regulator block)</td>
</tr>
<tr>
<td>2</td>
<td>WADJ</td>
<td>Connection pin for watchdog activation threshold current adjustment resistor</td>
</tr>
<tr>
<td>3</td>
<td>VSS</td>
<td>GND pin</td>
</tr>
<tr>
<td>4</td>
<td>DLY</td>
<td>Connection pin for release delay time and monitoring time adjustment capacitor</td>
</tr>
<tr>
<td>5</td>
<td>WO / RO²</td>
<td>Watchdog output pin                        Reset output pin</td>
</tr>
<tr>
<td>6</td>
<td>WEN</td>
<td>Watchdog enable pin</td>
</tr>
<tr>
<td>7</td>
<td>WI</td>
<td>Watchdog input pin</td>
</tr>
<tr>
<td>8</td>
<td>VIN</td>
<td>Voltage input pin (Regulator block)</td>
</tr>
</tbody>
</table>

*1. Connect the heat sink of backside at shadowed area to the board, and set electric potential GND. However, do not use it as the function of electrode.

*2. The WO / RO pin combines the watchdog output pin and the reset output pin.

---

**Table 6  S-19500 Series (Product with WEN pin)**

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VOUT</td>
<td>Voltage output pin (Regulator block)</td>
</tr>
<tr>
<td>2</td>
<td>WADJ</td>
<td>Connection pin for watchdog activation threshold current adjustment resistor</td>
</tr>
<tr>
<td>3</td>
<td>VSS</td>
<td>GND pin</td>
</tr>
<tr>
<td>4</td>
<td>DLY</td>
<td>Connection pin for release delay time and monitoring time adjustment capacitor</td>
</tr>
<tr>
<td>5</td>
<td>WO / RO²</td>
<td>Watchdog output pin                        Reset output pin</td>
</tr>
<tr>
<td>6</td>
<td>WEN</td>
<td>Watchdog enable pin</td>
</tr>
<tr>
<td>7</td>
<td>WI</td>
<td>Watchdog input pin</td>
</tr>
<tr>
<td>8</td>
<td>VIN</td>
<td>Voltage input pin (Regulator block)</td>
</tr>
</tbody>
</table>

**Table 7  S-19501 Series (Product without WEN pin)**

<table>
<thead>
<tr>
<th>Pin No.</th>
<th>Symbol</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>VOUT</td>
<td>Voltage output pin (Regulator block)</td>
</tr>
<tr>
<td>2</td>
<td>WADJ</td>
<td>Connection pin for watchdog activation threshold current adjustment resistor</td>
</tr>
<tr>
<td>3</td>
<td>VSS</td>
<td>GND pin</td>
</tr>
<tr>
<td>4</td>
<td>DLY</td>
<td>Connection pin for release delay time and monitoring time adjustment capacitor</td>
</tr>
<tr>
<td>5</td>
<td>RO</td>
<td>Reset output pin</td>
</tr>
<tr>
<td>6</td>
<td>WO</td>
<td>Watchdog output pin</td>
</tr>
<tr>
<td>7</td>
<td>WI</td>
<td>Watchdog input pin</td>
</tr>
<tr>
<td>8</td>
<td>VIN</td>
<td>Voltage input pin (Regulator block)</td>
</tr>
</tbody>
</table>
## Absolute Maximum Ratings

**Table 8**

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Absolute Maximum Rating</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIN pin voltage</td>
<td>( V_{IN} )</td>
<td>( V_{SS} - 0.3 ) to ( V_{SS} + 45.0 )</td>
<td>V</td>
</tr>
<tr>
<td>VOUT pin voltage</td>
<td>( V_{OUT} )</td>
<td>( V_{SS} - 0.3 ) to ( V_{IN} + 0.3 \leq V_{SS} + 7.0 )</td>
<td>V</td>
</tr>
<tr>
<td>DLY pin voltage</td>
<td>( V_{DLY} )</td>
<td>( V_{SS} - 0.3 ) to ( V_{OUT} + 0.3 \leq V_{SS} + 7.0 )</td>
<td>V</td>
</tr>
<tr>
<td>RO pin voltage</td>
<td>( V_{RO} )</td>
<td>( V_{SS} - 0.3 ) to ( V_{OUT} + 0.3 \leq V_{SS} + 7.0 )</td>
<td>V</td>
</tr>
<tr>
<td>WADJ pin voltage</td>
<td>( V_{WADJ} )</td>
<td>( V_{SS} - 0.3 ) to ( V_{IN} + 0.3 \leq V_{SS} + 7.0 )</td>
<td>V</td>
</tr>
<tr>
<td>WEN pin voltage</td>
<td>( V_{WEN} )</td>
<td>( V_{SS} - 0.3 ) to ( V_{SS} + 7.0 )</td>
<td>V</td>
</tr>
<tr>
<td>WI pin voltage</td>
<td>( V_{WI} )</td>
<td>( V_{SS} - 0.3 ) to ( V_{SS} + 7.0 )</td>
<td>V</td>
</tr>
<tr>
<td>WO pin voltage</td>
<td>( V_{WO} )</td>
<td>( V_{SS} - 0.3 ) to ( V_{OUT} + 0.3 \leq V_{SS} + 7.0 )</td>
<td>V</td>
</tr>
<tr>
<td>WO / RO pin voltage</td>
<td>( V_{WO} / RO )</td>
<td>( V_{SS} - 0.3 ) to ( V_{OUT} + 0.3 \leq V_{SS} + 7.0 )</td>
<td>V</td>
</tr>
<tr>
<td>Output current</td>
<td>( I_{OUT} )</td>
<td>260</td>
<td>mA</td>
</tr>
<tr>
<td>Junction temperature</td>
<td>( T_{J} )</td>
<td>-40 to +150</td>
<td>°C</td>
</tr>
<tr>
<td>Operation ambient temperature</td>
<td>( T_{OPR} )</td>
<td>-40 to +125</td>
<td>°C</td>
</tr>
<tr>
<td>Storage temperature</td>
<td>( T_{STG} )</td>
<td>-40 to +150</td>
<td>°C</td>
</tr>
</tbody>
</table>

**Caution** The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

## Thermal Resistance Value

**Table 9**

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Junction-to-ambient thermal resistance(^1)</td>
<td>( \theta_{JA} )</td>
<td>HSOP-8A</td>
<td>Board A</td>
<td>–</td>
<td>104</td>
<td>°C/W</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Board B</td>
<td>–</td>
<td>74</td>
<td>°C/W</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Board C</td>
<td>–</td>
<td>39</td>
<td>°C/W</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Board D</td>
<td>–</td>
<td>37</td>
<td>°C/W</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td>Board E</td>
<td>–</td>
<td>31</td>
<td>°C/W</td>
</tr>
</tbody>
</table>

\(^1\) Test environment: compliance with JEDEC STANDARD JESD51-2A

**Remark** Refer to "■ Power Dissipation" and “Test Board” for details.
## Recommended Operation Conditions

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
</tr>
</thead>
<tbody>
<tr>
<td>VIN pin voltage</td>
<td>$V_{IN}$</td>
<td>When using autonomous watchdog operation function*1</td>
<td>4.0</td>
<td>–</td>
<td>36.0</td>
<td>V</td>
</tr>
<tr>
<td>VOUT pin voltage</td>
<td>$V_{OUT}$</td>
<td>Detector block</td>
<td>1.0</td>
<td>–</td>
<td>–</td>
<td>V</td>
</tr>
<tr>
<td>Watchdog input voltage &quot;H&quot;*2</td>
<td>$V_{WH}$</td>
<td>–</td>
<td>2</td>
<td>–</td>
<td>–</td>
<td>V</td>
</tr>
<tr>
<td>Watchdog input voltage &quot;L&quot;*2</td>
<td>$V_{WL}$</td>
<td>–</td>
<td>–</td>
<td>0.8</td>
<td>–</td>
<td>V</td>
</tr>
<tr>
<td>Watchdog input &quot;H&quot; time*2</td>
<td>$t_{\text{high}}$</td>
<td>$V_{WH} \geq V_{WL}$</td>
<td>5.0</td>
<td>–</td>
<td>–</td>
<td>μs</td>
</tr>
<tr>
<td>Watchdog input &quot;L&quot; time*2</td>
<td>$t_{\text{low}}$</td>
<td>$V_{WL} \leq V_{WH}$</td>
<td>5.0</td>
<td>–</td>
<td>–</td>
<td>μs</td>
</tr>
<tr>
<td>Slew rate*2</td>
<td>$\frac{dV_{WI}}{dt}$</td>
<td>$V_{WH} = V_{WL} + (V_{WH} - V_{WL}) \times 0.1$ to $V_{WH} + (V_{WH} - V_{WL}) \times 0.9$</td>
<td>1</td>
<td>–</td>
<td>–</td>
<td>V/μs</td>
</tr>
<tr>
<td>Watchdog input frequency</td>
<td>$f_{WI}$</td>
<td>Duty ratio 50%</td>
<td>–</td>
<td>–</td>
<td>0.2</td>
<td>MHz</td>
</tr>
<tr>
<td>WEN pin input voltage &quot;H&quot;</td>
<td>$V_{WENH}$</td>
<td>S-19500 Series</td>
<td>2.0</td>
<td>–</td>
<td>$V_{OUT(S)}$</td>
<td>V</td>
</tr>
<tr>
<td>WEN pin input voltage &quot;L&quot;</td>
<td>$V_{WENL}$</td>
<td>S-19500 Series</td>
<td>0</td>
<td>–</td>
<td>0.8</td>
<td>V</td>
</tr>
<tr>
<td>Input capacitance</td>
<td>$C_{IN}$</td>
<td>–</td>
<td>2.2</td>
<td>–</td>
<td>–</td>
<td>μF</td>
</tr>
<tr>
<td>Output capacitance</td>
<td>$C_{L}$</td>
<td>–</td>
<td>2.2</td>
<td>–</td>
<td>–</td>
<td>μF</td>
</tr>
<tr>
<td>Equivalent series resistance</td>
<td>$R_{ESR}$</td>
<td>Output capacitor ($C_{L}$)</td>
<td>–</td>
<td>–</td>
<td>10</td>
<td>Ω</td>
</tr>
<tr>
<td>Release delay time and monitoring time adjustment capacitance*3</td>
<td>$C_{DLY}$</td>
<td>–</td>
<td>1</td>
<td>47</td>
<td>–</td>
<td>nF</td>
</tr>
<tr>
<td>Watchdog activation threshold current adjustment resistance*4</td>
<td>$R_{WADJ,\text{ext}}$</td>
<td>Connected to WADJ pin</td>
<td>10</td>
<td>–</td>
<td>–</td>
<td>kΩ</td>
</tr>
</tbody>
</table>

*1. Refer to "3. Watchdog timer block" in "Operation" for the autonomous watchdog operation function.

*2. When inputting a rising edge that satisfies the condition of Figure 4 to the WI pin, the watchdog timer detects a trigger.

The signal input from the monitored object by the watchdog timer should satisfy the condition of Figure 4.

*3. Refer to "2. Release delay time and monitoring time adjustment capacitor ($C_{DLY}$)" in "Selection of External Parts" for the details.

*4. Refer to "3. Watchdog activation threshold current adjustment resistor ($R_{WADJ,\text{ext}}$)" in "Selection of External Parts" for the details.

---

### Caution 1
Generally a series regulator may cause oscillation, depending on the selection of external parts. Confirm that no oscillation occurs in the actual application using capacitors that meet the above $C_{IN}, C_{L}$, and $R_{ESR}$.

### Caution 2
Define the external pull-up resistance by sufficient evaluation including the temperature characteristics under the actual usage conditions.

---

![Figure 4](image-url)
Electrical Characteristics

1. Regulator block

Table 11

(V_{IN} = 13.5 \, \text{V}, \, T_j = -40^\circ \text{C} \text{ to } +150^\circ \text{C} \text{ unless otherwise specified})

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
<th>Test Circuit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Output voltage(^1)</td>
<td>V_{OUT(E)}</td>
<td>V_{IN} = 13.5 , \text{V}, , I_{OUT} = 30 , \text{mA}</td>
<td>V_{OUT(S)} - 2.0%</td>
<td>V_{OUT(S)} + 2.0%</td>
<td>V</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>Output current(^2)</td>
<td>I_{OUT}</td>
<td>V_{IN} \geq V_{OUT(S)} + 1.0 , \text{V}</td>
<td>200(^7)</td>
<td>–</td>
<td>–</td>
<td>mA</td>
<td>2</td>
</tr>
<tr>
<td>Dropout voltage(^3)</td>
<td>V_{drop}</td>
<td>I_{OUT} = 30 , \text{mA}, , T_a = +25^\circ \text{C},</td>
<td>–</td>
<td>40</td>
<td>50</td>
<td>mV</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>V_{OUT(S)} = 3.0 , \text{V} \text{ to } 5.3 , \text{V}</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>I_{OUT} = 100 , \text{mA}, , T_a = +25^\circ \text{C},</td>
<td>–</td>
<td>120</td>
<td>200</td>
<td>mV</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>V_{OUT(S)} = 3.0 , \text{V} \text{ to } 5.3 , \text{V}</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td></td>
</tr>
<tr>
<td>Line regulation(^4)</td>
<td>\Delta V_{OUT1}</td>
<td>V_{OUT(S)} + 1.0 , \text{V} \leq V_{IN} \leq 36.0 , \text{V},</td>
<td>–</td>
<td>0.02</td>
<td>0.10</td>
<td>%/\text{V}</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>\Delta V_{IN} + V_{OUT}</td>
<td>I_{OUT} = 30 , \text{mA}, , T_a = +25^\circ \text{C}</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td></td>
</tr>
<tr>
<td>Load regulation(^5)</td>
<td>\Delta V_{OUT2}</td>
<td>V_{IN} = 13.5 , \text{V}, , 100 , \mu\text{A} \leq I_{OUT} \leq 100 , \text{mA},</td>
<td>–</td>
<td>20</td>
<td>40</td>
<td>mV</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td></td>
<td>T_a = +25^\circ \text{C}</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td></td>
</tr>
<tr>
<td>Input voltage</td>
<td>V_{IN}</td>
<td>–</td>
<td>–</td>
<td>4.0</td>
<td>36.0</td>
<td>\text{V}</td>
<td>–</td>
</tr>
<tr>
<td>Ripple rejection(^6)</td>
<td></td>
<td>V_{IN} = 13.5 , \text{V}, , I_{OUT} = 30 , \text{mA},</td>
<td>–</td>
<td>70</td>
<td>–</td>
<td>dB</td>
<td>3</td>
</tr>
<tr>
<td></td>
<td></td>
<td>f = 100 , \text{Hz}, , \Delta V_{rip} = 1.0 , \text{V}_{p-p}</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td></td>
</tr>
<tr>
<td>Limit current(^6)</td>
<td>I_{LIM}</td>
<td>V_{IN} = V_{OUT(S)} + 1.0 , \text{V}, , V_{OUT} = 1.2 , \text{V},</td>
<td>260</td>
<td>500</td>
<td>700</td>
<td>mA</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td></td>
<td>T_a = +25^\circ \text{C}</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td>–</td>
<td></td>
</tr>
<tr>
<td>Short-circuit current</td>
<td>I_{short}</td>
<td>V_{IN} = 13.5 , \text{V}, , V_{OUT} = 0 , \text{V}, , T_a = +25^\circ \text{C}</td>
<td>30</td>
<td>60</td>
<td>80</td>
<td>mA</td>
<td>2</td>
</tr>
<tr>
<td>Thermal shutdown detection temperature</td>
<td>T_{SD}</td>
<td>Junction temperature</td>
<td>–</td>
<td>170</td>
<td>–</td>
<td>°C</td>
<td>–</td>
</tr>
<tr>
<td>Thermal shutdown release temperature</td>
<td>T_{SR}</td>
<td>Junction temperature</td>
<td>–</td>
<td>135</td>
<td>–</td>
<td>°C</td>
<td>–</td>
</tr>
</tbody>
</table>

\(^1\) The accuracy is guaranteed when the input voltage, output current, and temperature satisfy the conditions listed above. \(V_{OUT(S)}: \) Set output voltage \(V_{OUT(E)}: \) Actual output voltage

\(^2\) The output current when increasing the output current gradually until the output voltage has reached the value of 95% of \(V_{OUT(S)}\)

\(^3\) The difference between input voltage \(V_{IN1}\) and the output voltage when decreasing input voltage \(V_{IN}\) gradually until the output voltage has dropped out to the value of 98% of output voltage \(V_{OUT3}\).

\(V_{drop}: V_{IN1} - (V_{OUT3} \times 0.98)\)

\(^4\) The dependency of the output voltage against the input voltage. The value shows how much the output voltage changes due to a change in the input voltage while keeping output current constant.

\(^5\) The dependency of the output voltage against the output current. The value shows how much the output voltage changes due to a change in the output current while keeping input voltage constant.

\(^6\) The current limited by overcurrent protection circuit.

\(^7\) Due to limitation of the power dissipation, this value may not be satisfied. Attention should be paid to the power dissipation when the output current is large.

This specification is guaranteed by design.
2. Detector block

Table 12

(V_{IN} = 13.5 V, T_{j} = -40°C to +150°C unless otherwise specified)

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
<th>Test Circuit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Detection voltage*1</td>
<td>$-V_{DET}$</td>
<td>$-V_{DET(S)} - 0.1$</td>
<td>$-V_{DET(S)}$</td>
<td>$-V_{DET(S)} + 0.1$</td>
<td>V</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>Hysteresis width*2</td>
<td>$V_{HYS}$</td>
<td>120</td>
<td>150</td>
<td>–</td>
<td>mV</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>Reset output voltage &quot;H&quot;</td>
<td>$V_{ROH}$</td>
<td>$V_{OUT(S)} \times 0.9$</td>
<td>–</td>
<td>–</td>
<td>V</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>Reset output voltage &quot;L&quot;</td>
<td>$V_{ROL}$</td>
<td>–</td>
<td>0.2</td>
<td>0.4</td>
<td>V</td>
<td>4</td>
<td></td>
</tr>
<tr>
<td>Reset pull-up resistance</td>
<td>$R_{RO}$</td>
<td>VOUT pin internal resistance</td>
<td>20</td>
<td>30</td>
<td>45</td>
<td>kΩ</td>
<td>–</td>
</tr>
<tr>
<td>Reset output current</td>
<td>$I_{RO}$</td>
<td>$V_{RO} = 0.4 V, V_{OUT} = -V_{DET(S)} - 0.1 V$</td>
<td>3.0</td>
<td>–</td>
<td>–</td>
<td>mA</td>
<td>5</td>
</tr>
<tr>
<td>Release delay time*3</td>
<td>$t_{rd}$</td>
<td>$C_{DL} = 47 nF$</td>
<td>11</td>
<td>18</td>
<td>25</td>
<td>ms</td>
<td>4</td>
</tr>
<tr>
<td>Reset reaction time*4</td>
<td>$t_{rr}$</td>
<td>$C_{DL} = 47 nF$</td>
<td>–</td>
<td>50</td>
<td>5</td>
<td>μs</td>
<td>4</td>
</tr>
</tbody>
</table>

*1. The voltage at which the output of the RO pin turns to "L". The accuracy is guaranteed when the input voltage and temperature satisfy the listed conditions above.

$-V_{DET(S)}$: Set detection voltage

$-V_{DET}$: Actual detection voltage

*2. The voltage difference between the detection voltage ($-V_{DET}$) and the release voltage ($+V_{DET}$). The relation between the actual output voltage ($V_{OUT(E)}$) of the regulator block and the actual release voltage ($+V_{DET} = -V_{DET} + V_{HYS}$) of the detector block is as follows.

$V_{OUT(E)} > +V_{DET}$

*3. The time from when $V_{OUT}$ exceeds $+V_{DET}$ to when the RO pin output inverts (Refer to Figure 5). This value changes according to the release delay time and monitoring time adjustment capacitor ($C_{DL}$).

The time period from when $V_{OUT}$ changes to $+V_{DET} \rightarrow V_{OUT(S)}$ to when $V_{RO}$ reaches $V_{OUT} / 2$.

*4. The time from when $V_{OUT}$ falls below $-V_{DET}$ to when the RO pin output inverts (Refer to Figure 6). The time period from when $V_{OUT}$ changes to $V_{OUT(S)} \rightarrow -V_{DET}$ to when $V_{RO}$ reaches $V_{OUT} / 2$.

*5. The guaranteed value when the watchdog timer is deactivated. $t_{rr}$ may shorten since the discharge operation of $C_{DL}$ may be performed while the watchdog timer is activated.

Figure 5  Release Delay Time

Figure 6  Reset Reaction Time
### 3. Watchdog timer block

#### 3.1 S-19500 Series (Product with WEN pin)

#### Table 13

*(VIN = 13.5 V, TJ = -40°C to +150°C unless otherwise specified)*

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
<th>Test Circuit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Watchdog activation threshold current</td>
<td>Io,WDact</td>
<td>WADJ pin is open</td>
<td>1.1</td>
<td>1.5</td>
<td>1.9</td>
<td>mA</td>
<td>6</td>
</tr>
<tr>
<td>Watchdog deactivation threshold current</td>
<td>Io,WDdeact</td>
<td>WADJ pin is open</td>
<td>–</td>
<td>1.3</td>
<td>–</td>
<td>mA</td>
<td>6</td>
</tr>
<tr>
<td>Watchdog activation hysteresis current</td>
<td>Io,WDhys</td>
<td>WADJ pin is open</td>
<td>0.1</td>
<td>0.2</td>
<td>–</td>
<td>mA</td>
<td>6</td>
</tr>
<tr>
<td>Watchdog activation threshold voltage</td>
<td>VWADJ,th</td>
<td></td>
<td>–</td>
<td>1.28</td>
<td>1.35</td>
<td>1.45</td>
<td>V</td>
</tr>
<tr>
<td>WADJ pin current ratio</td>
<td>IOUT / IWADJ</td>
<td>VOUT = 0 V, IOUT = 10 mA</td>
<td>–</td>
<td>750</td>
<td>–</td>
<td>–</td>
<td>7</td>
</tr>
<tr>
<td>WADJ pin internal resistance</td>
<td>R_WADJ,int</td>
<td></td>
<td>490</td>
<td>650</td>
<td>845</td>
<td>kΩ</td>
<td>–</td>
</tr>
<tr>
<td>Watchdog output pulse period*1</td>
<td>tWD,p</td>
<td>CDLY = 47 nF</td>
<td>38</td>
<td>54</td>
<td>72</td>
<td>ms</td>
<td>6</td>
</tr>
<tr>
<td>Watchdog output &quot;L&quot; time*2</td>
<td>tWD,L</td>
<td>VOUT &gt; -VDET, CDLY = 47 nF</td>
<td>6</td>
<td>11</td>
<td>16</td>
<td>ms</td>
<td>6</td>
</tr>
<tr>
<td>Watchdog trigger time*3</td>
<td>tWI,tr</td>
<td>CDLY = 47 nF</td>
<td>32</td>
<td>43</td>
<td>56</td>
<td>ms</td>
<td>6</td>
</tr>
<tr>
<td>WEN pin input voltage &quot;H&quot;</td>
<td>VSH</td>
<td></td>
<td>2</td>
<td>–</td>
<td>–</td>
<td>V</td>
<td>8</td>
</tr>
<tr>
<td>WEN pin input voltage &quot;L&quot;</td>
<td>VSL</td>
<td></td>
<td>–</td>
<td>–</td>
<td>0.8</td>
<td>V</td>
<td>8</td>
</tr>
<tr>
<td>WEN pin input current &quot;H&quot;</td>
<td>ISH</td>
<td>V_WEN = VOUT(S)</td>
<td>–</td>
<td>0.1</td>
<td>1</td>
<td>μA</td>
<td>8</td>
</tr>
<tr>
<td>WEN pin input current &quot;L&quot;</td>
<td>IWL</td>
<td>V_WEN = 0 V</td>
<td>–0.1</td>
<td>–</td>
<td>0.1</td>
<td>μA</td>
<td>8</td>
</tr>
</tbody>
</table>

*1. The period of the continuous rectangular wave that appears in the WO / RO pin when the watchdog timer repeats the detection of a time-out (Refer to Figure 7). It is calculated by using the following equation.

\[
t_{WD,p} = t_{WI,tr} + t_{WD,L}
\]

*2. The time when the WO / RO pin continues "L" after the watchdog timer detects a time-out (Refer to Figure 7).

*3. The time from when the watchdog timer initiates the detection of a trigger signal to when a time-out is detected and the WO / RO pin output changes to "L" (Refer to Figure 7). This value changes according to CDLY. This is the guaranteed value when VOUT increases to +VDET or higher and the discharge operation of CDLY due to the detector operation is not performed. The discharge operation of CDLY may be performed when VOUT decreases to −VDET or lower. At that time, t_{WI,tr}, t_{WD,L} and t_{WD,p} may be changed.

![Figure 7](image_url)
### 3. 2 S-19501 Series (Product without WEN pin)

#### Table 14

(V<sub>In</sub> = 13.5 V, T<sub>j</sub> = −40°C to +150°C unless otherwise specified)

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
<th>Test Circuit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Watchdog activation threshold current</td>
<td>I&lt;sub&gt;0, WDact&lt;/sub&gt;</td>
<td>WADJ pin is open</td>
<td>1.1</td>
<td>1.5</td>
<td>1.9</td>
<td>mA</td>
<td>6</td>
</tr>
<tr>
<td>Watchdog deactivation threshold current</td>
<td>I&lt;sub&gt;0, WDeact&lt;/sub&gt;</td>
<td>WADJ pin is open</td>
<td>–</td>
<td>1.3</td>
<td>–</td>
<td>mA</td>
<td>6</td>
</tr>
<tr>
<td>Watchdog activation hysteresis current</td>
<td>I&lt;sub&gt;0, Wdhrs&lt;/sub&gt;</td>
<td>WADJ pin is open</td>
<td>0.1</td>
<td>0.2</td>
<td>–</td>
<td>mA</td>
<td>6</td>
</tr>
<tr>
<td>Watchdog activation threshold voltage</td>
<td>V&lt;sub&gt;WADJ,th&lt;/sub&gt;</td>
<td>–</td>
<td>1.28</td>
<td>1.35</td>
<td>1.45</td>
<td>V</td>
<td>7</td>
</tr>
<tr>
<td>WADJ pin current ratio</td>
<td>I&lt;sub&gt;OUT&lt;/sub&gt;/I&lt;sub&gt;WADJ&lt;/sub&gt;</td>
<td>V&lt;sub&gt;WADJ&lt;/sub&gt; = 0 V, I&lt;sub&gt;OUT&lt;/sub&gt; = 10 mA</td>
<td>–</td>
<td>750</td>
<td>–</td>
<td>–</td>
<td>7</td>
</tr>
<tr>
<td>WADJ pin internal resistance</td>
<td>R&lt;sub&gt;WADJ,int&lt;/sub&gt;</td>
<td>–</td>
<td>490</td>
<td>650</td>
<td>845</td>
<td>kΩ</td>
<td>–</td>
</tr>
<tr>
<td>Watchdog output voltage &quot;H&quot;</td>
<td>V&lt;sub&gt;WOH&lt;/sub&gt;</td>
<td>–</td>
<td>V&lt;sub&gt;OUT(S)&lt;/sub&gt; × 0.9</td>
<td>–</td>
<td>–</td>
<td>V</td>
<td>11</td>
</tr>
<tr>
<td>Watchdog output voltage &quot;L&quot;</td>
<td>V&lt;sub&gt;WOL&lt;/sub&gt;</td>
<td>R&lt;sub&gt;extW&lt;/sub&gt; ≥ 3 kΩ, Connected to VOUT pin</td>
<td>–</td>
<td>0.2</td>
<td>0.4</td>
<td>V</td>
<td>11</td>
</tr>
<tr>
<td>Watchdog pull-up resistance</td>
<td>R&lt;sub&gt;WO&lt;/sub&gt;</td>
<td>VOUT pin internal resistance</td>
<td>20</td>
<td>30</td>
<td>45</td>
<td>kΩ</td>
<td>–</td>
</tr>
<tr>
<td>Watchdog output current</td>
<td>I&lt;sub&gt;WO&lt;/sub&gt;</td>
<td>V&lt;sub&gt;WO&lt;/sub&gt; = 0.4 V, V&lt;sub&gt;OUT&lt;/sub&gt; = −V&lt;sub&gt;DET(S)&lt;/sub&gt; − 0.1 V</td>
<td>3.0</td>
<td>–</td>
<td>–</td>
<td>mA</td>
<td>12</td>
</tr>
<tr>
<td>Watchdog output pulse period&lt;sup&gt;1&lt;/sup&gt;</td>
<td>t&lt;sub&gt;WD,p&lt;/sub&gt;</td>
<td>C&lt;sub&gt;DLY&lt;/sub&gt; = 47 nF</td>
<td>38</td>
<td>54</td>
<td>72</td>
<td>ms</td>
<td>6</td>
</tr>
<tr>
<td>Watchdog output &quot;L&quot; time&lt;sup&gt;2&lt;/sup&gt;</td>
<td>t&lt;sub&gt;WD,L&lt;/sub&gt;</td>
<td>V&lt;sub&gt;OUT&lt;/sub&gt; &gt; −V&lt;sub&gt;DET&lt;/sub&gt;, C&lt;sub&gt;DLY&lt;/sub&gt; = 47 nF Watchdog timer is activated</td>
<td>6</td>
<td>11</td>
<td>16</td>
<td>ms</td>
<td>6</td>
</tr>
<tr>
<td>Watchdog trigger time&lt;sup&gt;3&lt;/sup&gt;</td>
<td>t&lt;sub&gt;WI,tr&lt;/sub&gt;</td>
<td>C&lt;sub&gt;DLY&lt;/sub&gt; = 47 nF</td>
<td>32</td>
<td>43</td>
<td>56</td>
<td>ms</td>
<td>6</td>
</tr>
</tbody>
</table>

<sup>1</sup> The period of the continuous rectangular wave that appears in the WO pin when the watchdog timer repeats the detection of a time-out (Refer to Figure 8). It is calculated by using the following equation.

\[
t_{WD,p} = t_{WI,tr} + t_{WD,L}
\]

<sup>2</sup> The time when the WO pin continues "L" after the watchdog timer detects a time-out (Refer to Figure 8).

<sup>3</sup> The time from when the watchdog timer initiates the detection of a trigger signal to when a time-out is detected and the WO pin output changes to "L" (Refer to Figure 8). This value changes according to C<sub>DLY</sub>. This is the guaranteed value when V<sub>OUT</sub> increases to +V<sub>DET</sub> or higher and the discharge operation of C<sub>DLY</sub> due to the detector operation is not performed. The discharge operation of C<sub>DLY</sub> may be performed when V<sub>OUT</sub> decreases to −V<sub>DET</sub> or lower. At that time, t<sub>WI,tr</sub>, t<sub>WD,L</sub> and t<sub>WD,p</sub> may be changed.

---

![Figure 8](image-url)
4. Overall

Table 15

\( V_{IN} = 13.5 \text{ V}, \ T_J = -40^\circ \text{C} \) to \( +150^\circ \text{C} \) unless otherwise specified

<table>
<thead>
<tr>
<th>Item</th>
<th>Symbol</th>
<th>Condition</th>
<th>Min.</th>
<th>Typ.</th>
<th>Max.</th>
<th>Unit</th>
<th>Test Circuit</th>
</tr>
</thead>
<tbody>
<tr>
<td>Current consumption during operation</td>
<td>ISS1</td>
<td>( I_{OUT} \leq 5 \text{ mA}, \ \text{WADJ pin is open, during watchdog timer activation, WO pin = &quot;H&quot;} )</td>
<td>--</td>
<td>75</td>
<td>115</td>
<td>( \mu \text{A} )</td>
<td>9</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( I_{OUT} = 50 \text{ mA}, \ \text{WADJ pin is open, during watchdog timer activation, WO pin = &quot;H&quot;} )</td>
<td>--</td>
<td>80</td>
<td>125</td>
<td>( \mu \text{A} )</td>
<td>9</td>
</tr>
<tr>
<td></td>
<td></td>
<td>( I_{OUT} = 200 \text{ mA}, \ \text{WADJ pin is open, during watchdog timer activation, WO pin = &quot;H&quot;} )</td>
<td>--</td>
<td>100</td>
<td>150</td>
<td>( \mu \text{A} )</td>
<td>9</td>
</tr>
<tr>
<td>Current consumption during watchdog timer deactivation</td>
<td>ISS2</td>
<td>( I_{OUT} = 0 \text{ mA, during watchdog timer deactivation} )</td>
<td>--</td>
<td>60</td>
<td>95</td>
<td>( \mu \text{A} )</td>
<td>10</td>
</tr>
</tbody>
</table>
Test Circuits

1. S-19500 Series (Product with WEN pin)

- Figure 9 Test Circuit 1
- Figure 10 Test Circuit 2
- Figure 11 Test Circuit 3
- Figure 12 Test Circuit 4
- Figure 13 Test Circuit 5
- Figure 14 Test Circuit 6
- Figure 15 Test Circuit 7
- Figure 16 Test Circuit 8
- Figure 17 Test Circuit 9
- Figure 18 Test Circuit 10
2. S-19501 Series (Product without WEN pin)

Figure 19  Test Circuit 1

Figure 20  Test Circuit 2

Figure 21  Test Circuit 3

Figure 22  Test Circuit 4

Figure 23  Test Circuit 5

Figure 24  Test Circuit 6

Figure 25  Test Circuit 7

Figure 26  Test Circuit 8

Figure 27  Test Circuit 9

Figure 28  Test Circuit 10
Figure 29  Test Circuit 11
### Standard Circuits

1. **S-19500 Series (Product with WEN pin)**

   ![Figure 30](image)

   - **VIN**
   - **VOUT**
   - **WEN**
   - **WO / RO**
   - **WI**
   - **DLY**
   - **WADJ**
   - **VSS**
   - **CIN**
   - **CL**
   - **CDLY**
   - **RextR**
   - **RWADJ,ext**
   - **GND**

   **Figure 30**

2. **S-19501 Series (Product without WEN pin)**

   ![Figure 31](image)

   - **VIN**
   - **VOUT**
   - **RO**
   - **WO**
   - **WI**
   - **DLY**
   - **WADJ**
   - **VSS**
   - **CIN**
   - **CDLY**
   - **RextW**
   - **RWADJ,ext**
   - **GND**

   **Figure 31**

   *1.* $C_{IN}$ is a capacitor for stabilizing the input.

   *2.* $C_{L}$ is a capacitor for stabilizing the output. A ceramic capacitor of 2.2 $\mu$F or more can be used.

   *3.* $C_{DLY}$ is the release delay time and monitoring time adjustment capacitor.

   *4.* $R_{WADJ,ext}$ is the watchdog activation threshold current adjustment resistor.

   *5.* $R_{extR}$ and $R_{extW}$ are the external pull-up resistors for the reset output pin and the watchdog output pin, respectively. Connection of the external pull-up resistor is not absolutely essential since the S-19500/19501 Series has a built-in pull-up resistor.

**Caution** The above connection diagram and constants will not guarantee successful operation. Perform thorough evaluation using an actual application to set the constants.
Selection of External Parts

1. Input and output capacitors (C_{IN}, C_L)

The S-19500/19501 Series requires C_L between the VOUT pin and the VSS pin for phase compensation. Operation is stabilized by a ceramic capacitor with an output capacitance of 2.2 μF or more over the entire temperature range. When using an OS capacitor, a tantalum capacitor, or an aluminum electrolytic capacitor, the capacitance must be 2.2 μF or more, and the ESR must be 10 Ω or less. The values of output overshoot and undershoot, which are transient response characteristics, vary depending on the value of the output capacitor.

The required value of capacitance for the input capacitor differs depending on the application.

Caution Define the capacitance of C_{IN} and C_L by sufficient evaluation including the temperature characteristics under the actual usage conditions.

2. Release delay time and monitoring time adjustment capacitor (C_{DLY})

In the S-19500/19501 Series, the release delay time and monitoring time adjustment capacitor (C_{DLY}) is necessary between the DLY pin and the VSS pin to adjust the release delay time (t_{rd}) of the detector and the monitoring time of the watchdog timer.

The set release delay time (t_{rd(S)}) and the set watchdog output "L" time (t_{WD,L(S)}) and the set watchdog output pulse period (t_{WD,p(S)}) are calculated by using following equations, respectively.

\[
\begin{align*}
t_{rd(S)}[\text{ms}] &= t_{rd}[\text{ms}] \times \frac{C_{DLY}[\text{nF}]}{47[\text{nF}]} \\
t_{WD,L(S)}[\text{ms}] &= t_{WD,L}[\text{ms}] \times \frac{C_{DLY}[\text{nF}]}{47[\text{nF}]} \\
t_{WD,p(S)}[\text{ms}] &= t_{WD,L(S)}[\text{ms}] + \frac{t_{WD,p}[\text{ms}]}{t_{WD,L(S)}}
\end{align*}
\]

Caution 1. The above equations will not guarantee successful operation. Perform thorough evaluation including the temperature characteristics using an actual application to set the constants.

Caution 2. Mounted board layout should be made in such a way that no current flows into or flows from the DLY pin since the impedance of the DLY pin is high, otherwise correct delay time and monitoring time may not be provided.

Caution 3. Select C_{DLY} whose leakage current can be ignored against the built-in constant current (5.0 μA typ.). The leakage current may cause deviation in delay time and monitoring time. When the leakage current is larger than the built-in constant current, no release takes place.

Caution 4. Deviations of C_{DLY} are not included in the equations mentioned above. Be sure to determine the constants considering the deviation of C_{DLY} to be used.
3. Watchdog activation threshold current adjustment resistor (\(R_{WADJ,ext}\))

In the S-19500/19501 Series, the watchdog activation threshold current adjustment resistor (\(R_{WADJ,ext}\)) can be connected between the WADJ pin and the VSS pin to adjust the watchdog timer activation threshold current. The set watchdog activation threshold current (\(I_{O,WDact(S)}\)), the set watchdog deactivation threshold current (\(I_{O,WDdeact(S)}\)) and the set watchdog activation hysteresis current (\(I_{O,WDhys(S)}\)) are calculated by using following equations, respectively.

The watchdog activation threshold current (\(I_{O,WDact}\)), the watchdog deactivation threshold current (\(I_{O,WDdeact}\)) and the watchdog activation hysteresis current (\(I_{O,WDhys}\)) when the WADJ pin is open are shown in "Electrical Characteristics".

\[
I_{O,WDact(S)} [mA] = I_{O,WDact} [mA] \times \left(1 + \frac{R_{WADJ,int} [k\Omega]}{R_{WADJ,ext} [k\Omega]}\right)
\]

\[
I_{O,WDdeact(S)} [mA] = I_{O,WDdeact} [mA] \times \left(1 + \frac{R_{WADJ,int} [k\Omega]}{R_{WADJ,ext} [k\Omega]}\right)
\]

\[
I_{O,WDhys(S)} [mA] = I_{O,WDact(S)} [mA] - I_{O,WDdeact(S)} [mA]
\]

Caution 1. The above equations will not guarantee successful operation. Perform thorough evaluation including the temperature characteristics using an actual application to set the constants.

2. Mounted board layout should be made in such a way that no current flows into or flows from the WADJ pin since the impedance of the WADJ pin is high, otherwise correct \(I_{O,WDact}\) and \(I_{O,WDdeact}\) may not be provided.

3. Refer to "3.2 Autonomous watchdog operation function (Output current detection circuit)" in "Operation" for the details.
## Operation

1. **Regulator block**

   1.1 **Basic operation**

   Figure 32 shows the block diagram of the regulator in the S-19500/19501 Series. The error amplifier compares the reference voltage ($V_{\text{ref}}$) with feedback voltage ($V_{\text{fb}}$), which is the output voltage resistance-divided by feedback resistors ($R_s$ and $R_f$). It supplies the gate voltage necessary to maintain the constant output voltage which is not influenced by the input voltage and temperature change, to the output transistor.

![Figure 32](image)

**Figure 32**

1.2 **Output transistor**

In the S-19500/19501 Series, a low on-resistance P-channel MOS FET is used as the output transistor. Be sure that $V_{\text{OUT}}$ does not exceed $V_{\text{IN}} + 0.3$ V to prevent the voltage regulator from being damaged due to reverse current flowing from the $V_{\text{OUT}}$ pin through a parasitic diode to the $V_{\text{IN}}$ pin, when the potential of $V_{\text{OUT}}$ became higher than $V_{\text{IN}}$. 
1.3 Overcurrent protection circuit

The S-19500/19501 Series includes an overcurrent protection circuit which having the characteristics shown in "1.1 Output voltage vs. Output current (When load current increases) (Ta = +25°C)" of "1. Regulator block" in "Characteristics (Typical Data)", in order to limit an excessive output current and overcurrent of the output transistor due to short-circuiting between the VOUT pin and the VSS pin. The current when the output pin is short-circuited (I_{short}) is internally set at 60 mA typ., and the load current when short-circuiting is limited based on this value. The output voltage restarts regulating if the output transistor is released from overcurrent status.

Caution This overcurrent protection circuit does not work as for thermal protection. If this IC long keeps short circuiting, pay attention to the conditions of input voltage and load current so that, under the usage conditions including short circuit, the loss of the IC will not exceed power dissipation.

1.4 Thermal shutdown circuit

The S-19500/19501 Series has a thermal shutdown circuit to limit self-heating. When the junction temperature rises to 170°C typ., the thermal shutdown circuit operates to stop regulating. After that, when the junction temperature drops to 135°C typ., the thermal shutdown circuit is released to restart regulating.

Due to self-heating of the S-19500/19501 Series, if the thermal shutdown circuit starts operating, it stops regulating so that the output voltage drops. For this reason, self-heating is limited and the IC's temperature drops. When the temperature drops, the thermal shutdown circuit is released to restart regulating, thus self-heating is generated again due to rising of the output voltage. Repeating this procedure makes the waveform of the VOUT pin output into a pulse-like form. This phenomenon continues unless decreasing either or both of the input voltage and the output current in order to reduce the internal power consumption, or decreasing the ambient temperature. Note that the product may suffer physical damage such as deterioration if the above phenomenon occurs continuously.

<table>
<thead>
<tr>
<th></th>
<th>VOUT Pin Voltage</th>
</tr>
</thead>
<tbody>
<tr>
<td>Detect: 170°C typ.&quot;1</td>
<td>VSS level</td>
</tr>
<tr>
<td>Release: 135°C typ.&quot;1</td>
<td>Set value</td>
</tr>
</tbody>
</table>

"1. Junction temperature
2. Detector block

2.1 Basic operation

(1) When the output voltage ($V_{OUT}$) of the regulator is release voltage ($+V_{DET}$) of the detector or higher, the Nch transistor (N1 and N2) are turned off and "H" is output to the RO pin. Since the Pch transistor (P1) is turned on, the input voltage to the comparator (C1) is $R_B \cdot V_{OUT}$.

(2) Even if $V_{OUT}$ decreases to $+V_{DET}$ or lower, "H" is output to the RO pin when $V_{OUT}$ is the detection voltage ($-V_{DET}$) or higher. When $V_{OUT}$ decreases to $-V_{DET}$ (point A in Figure 34) or lower, N1 which is controlled by C1 is turned on, and $C_{DLY}$ is discharged. If the DLY pin voltage ($V_{DLY}$) decreases to the lower reset timing threshold voltage ($V_{DRL}$) or lower, N2 of output stage of C2 is turned on, and then "L" is output to the RO pin. At this time, P1 is turned off, and the input voltage to C1 is $R_B \cdot V_{OUT}$.

(3) If $V_{OUT}$ further decreases to the IC's minimum operation voltage or lower, the RO pin output is "H".

(4) When $V_{OUT}$ increases to the IC's minimum operation voltage or higher, "L" is output to the RO pin. Moreover, even if $V_{OUT}$ exceeds $-V_{DET}$, the output is "L" when $V_{OUT}$ is lower than $+V_{DET}$.

(5) When $V_{OUT}$ increases to $+V_{DET}$ (point B in Figure 34) or higher, N1 is turned off and $C_{DLY}$ is charged. N2 is turned off if $V_{DLY}$ increases to the upper timing threshold voltage ($V_{DUL}$) or higher, and "H" is output to the RO pin.

![Figure 33 Operation of Detector Block](image-url)

![Figure 34 Timing Chart of Detector Block](image-url)
2. 2 Delay circuit

When the output voltage (V_{OUT}) of the regulator rises under the status that "L" is output to the RO pin, the reset release signal is output to the RO pin later than when V_{OUT} becomes +V_{DET}. The release delay time (t_{rd}) changes according to C_{DLY}. Refer to "2. Release delay time and monitoring time adjustment capacitor (C_{DLY})" in "Selection of External Parts" for details.

In addition, if the time from when V_{OUT} decreases to −V_{DET} or lower to when V_{OUT} increases to +V_{DET} or higher is significantly shorter compared to the length of the reset reaction time (t_{rr}), V_{DLY} may not decrease to V_{DRL} or lower. In that case, "H" output remains in the RO pin. Refer to "2.9 Reset reaction time vs. Release delay time and monitoring time adjustment capacitance" in "Characteristics (Typical Data)" for the details.

Caution Since t_{rd} depends on the charge time of C_{DLY}, t_{rd} may be shorter than the set value if the charge operation is initiated under the condition that a residual electric charge is left in C_{DLY}.

2. 3 Output circuit

Since the RO pin has a built-in resistor to pull up to the VOUT pin internally, the RO pin can output a signal without an external pull-up resistor.

Do not connect to the pin other than VOUT pin when connecting an external pull-up resistor.

In the S-19500 Series, the reset output pin and the watchdog output pin are prepared as the WO / RO pin.

The output level of the WO / RO pin is applied by the AND logic of the reset output pin and the watchdog output pin.

Example: When the WO pin is "L" and the RO pin is "H", the WO / RO pin is "L".

In the S-19501 Series, the reset output pin is prepared as the RO pin.

Caution Define the external pull-up resistance by sufficient evaluation including the temperature characteristics under the actual usage conditions.
3. Watchdog timer block

3.1 Basic operation

The watchdog timer operates as follows during monitoring operation.

1. When the WO pin outputs "H", \( C_{DL} \) is discharged by an internal constant current source, and the DLY pin voltage (\( V_{DLY} \)) decreases. The watchdog timer detects a trigger and the \( C_{DL} \) is charged by an internal constant current source if a rising edge is input to the WI pin from a monitored object by the watchdog timer, and then \( V_{DLY} \) rises. The discharge operation is restarted if \( V_{DLY} \) reaches the upper timing threshold voltage (\( V_{DU} \)), and \( V_{DLY} \) decreases again. By inputting a rising edge to the WI pin again during the discharge operation, the similar operation is repeated. At this time, the WO pin outputs "H" continuously.

2. The watchdog timer does not detect a trigger if the rising edge is not input to the WI pin from a monitored object by the watchdog timer when the \( C_{DL} \) is discharged and \( V_{DLY} \) decreases. The WO pin outputs "L" if the discharge operation continues not detecting a trigger when \( V_{DLY} \) reaches the lower watchdog timing threshold voltage (\( V_{DWL} \)). This operation is called the time-out detection.

3. After the time-out detection, \( C_{DL} \) is charged while the WO pin outputs "L", and \( V_{DLY} \) increases. The WO pin outputs "H" and restarts the discharge operation if \( V_{DLY} \) reaches \( V_{DU} \).

4. By the operation of (3), a monitored object by the watchdog timer is reset. If a rising edge is input to the WI pin again, the operation similar to (1) is continued since the watchdog timer detects a trigger.

5. After the operation of (3), if the status in which a rising edge is not input to the WI pin continues, the watchdog timer repeats the operation of (5) \( \rightarrow \) (3) \( \rightarrow \) (5) \( \rightarrow \ldots \).
The time period from when the watchdog timer detects a trigger to when it detects a time-out ($t_{WD,TO}$) is indicated as the following expression. Figure 36 shows a timing chart of the watchdog timer.

$$t_{WI,tr} \leq t_{WD,TO} \leq t_{WD,p}$$

Regardless of the status of the watchdog timer, the capacitance of $C_{DLY}$ could be discharged by the detector operation. Even if watchdog timer detects a trigger of signal input to the $WI$ pin, the $WO$ pin outputs "L" when $V_{DLY}$ reaches $V_{DWL}$. After that, the watchdog timer restarts the monitoring operation if the $WO$ pin outputs "H" when $V_{DLY}$ reaches $V_{DU}$.

### 3.2 Autonomous watchdog operation function (Output current detection circuit)

Since the S-19500/19501 Series has a built-in output current detection circuit, the watchdog timer operates autonomously. When using the autonomous watchdog operation function, the current flows in the load is detected by the output current of the regulator, the watchdog timer initiates the activation when the output current is the watchdog activation threshold current ($I_{O,WDact}$) or more, the watchdog timer is deactivated when the output current is the watchdog deactivation threshold current ($I_{O,WDdeact}$) or less.

Table 17 shows the connection of WADJ pin depending on the usage of the watchdog timer.

In the S-19500 Series, the watchdog timer is deactivated regardless of the connection of the WADJ pin if the watchdog timer is set to Disable by the WEN pin.

**Table 17**

<table>
<thead>
<tr>
<th>Usage of Watchdog Timer</th>
<th>Connection of WADJ Pin</th>
<th>Status of WADJ Pin</th>
</tr>
</thead>
<tbody>
<tr>
<td>Watchdog timer is not in use</td>
<td>Connect to the VSS pin</td>
<td>&quot;L&quot;</td>
</tr>
<tr>
<td>Watchdog timer is always activated</td>
<td>Connect to the VOUT pin via a 270 kΩ (recommended) resistor*1</td>
<td>&quot;H&quot;</td>
</tr>
</tbody>
</table>
| Watchdog timer turns on and off autonomously depending on the load current (Autonomous watchdog operation function) | Open or connect to the VSS pin via an external resistor*2 | "H": $I_{OUT} > I_{O,WDact}$  
"L": $I_{OUT} < I_{O,WDdeact}$ |

*1. Even if the WADJ pin is directly connected to the VOUT pin, the watchdog timer is always activated. Note that the current consumption will increase by as many resistors as unconnected.

*2. Refer to “3. Watchdog activation threshold current adjustment resistor ($R_{WADJ,ext}$)” in “Selection of External Parts” for details.
Depending on the output current (I_{OUT}) of the regulator, the watchdog timer monitoring activation is as follows.

(1) When I_{OUT} of the regulator is the watchdog activation threshold current (I_{O,WDact}) or more, the WADJ pin voltage (V_{WADJ}) is higher than the reference voltage (V_{ref}), and the output of the comparator (C1) is "H". At this time, the watchdog timer initiates the monitoring activation.

(2) When I_{OUT} decreases to the watchdog deactivation threshold current (I_{O,WDdeact}) (point A in Figure 38) or less, V_{WADJ} decreases to V_{ref} or less and the output of C1 is "L". At this time, the watchdog timer deactivates the monitoring. Even if I_{OUT} increases, the watchdog timer continues the monitoring deactivation when I_{OUT} is within less than I_{O,WDdeact}.

(3) If I_{OUT} further increases to I_{O,WDact} (point B in Figure 38) or more, V_{WADJ} increases to V_{ref} or higher and the output of C1 is "H". And then, the watchdog timer initiates the monitoring activation.

Caution
Due to detecting I_{OUT} of the regulator, current flows through the resistors connected to the WADJ pin (R_{WADJ,ext} and R_{WADJ,int}). Therefore, the WADJ pin voltage (V_{WADJ}) may fluctuate since the current flowing through R_{WADJ,ext} and R_{WADJ,int} also changes in the same way if the output current changes transiently. V_{WADJ} at that time should be evaluated with the actual device.

Remark
I_{O,WDact}, I_{O,WDdeact} and I_{O,WDhys} can be adjusted by connecting R_{WADJ,ext} to the WADJ pin. Refer to "3. Watchdog activation threshold current adjustment resistor (R_{WADJ,ext})" in "Selection of External Parts" for the detail.
3.3 Watchdog enable circuit (only S-19500 Series)

When inputting "L" to the WEN pin, the watchdog timer becomes Disable and stops the output current detection operation and monitoring activation. When inputting "H" to the WEN pin, the watchdog timer becomes Enable. The watchdog timer monitoring activation is performed depending on the connection of the WADJ pin. The WEN pin is pulled down internally by the constant current source. For this reason, the WEN pin is set to "L" when using the WEN pin in the floating status, and the watchdog timer becomes Disable. However, in order that the watchdog timer become Disable certainly, connect the WEN pin to GND so that "L" is input to the WEN pin certainly, since the impedance of the WEN pin becomes high when using the WEN pin in the floating status.

In order to fix the watchdog timer to Enable, connect the WEN pin to the VOUT pin so that "H" is input to the WEN pin.

Table 18 and Table 19 show the relation between each pin status and the watchdog timer.

3.4 Watchdog input circuit

By inputting a rising edge to the WI pin, the watchdog timer detects a trigger. The S-19500/19501 Series has a built-in watchdog input circuit which contains a band pass filter in the WI pin, and detects a rising edge which satisfies an input condition as a trigger signal. Refer to *2 of Table 10 and Figure 4 in “Recommended Operation Conditions”.

During the operation of the watchdog timer, a trigger is detected only when the DLY pin voltage is in VDU to VDWL and while the discharge operation of C_DLY is being performed. Refer to "3. Watchdog timer block” in “Operation” for details. The signal input from a monitored object by the watchdog timer to the watchdog timer should be input with a time interval which is sufficiently shorter than the watchdog trigger time (t_WI,tr).

Table 18 and Table 19 show the relation between each pin status and the watchdog timer.

Caution Under a noisy environment, the watchdog input circuit may detect the noise as a trigger signal.
Sufficiently evaluate with the actual application to confirm that a trigger is detected only in the intended signal.

3.5 Watchdog output circuit

Since the WO pin has a built-in resistor to pull up to the VOUT pin internally, the WO pin can output a signal without an external pull-up resistor.

Do not connect to the pin other than VOUT pin when connecting an external pull-up resistor.

In the S-19500 Series, the reset output pin and the watchdog output pin are prepared as the WO / RO pin.

The output level of the WO / RO pin is applied by the AND logic of the reset output pin and the watchdog output pin.

Example: When the WO pin is "L" and the RO pin is "H", the WO / RO pin is "L".
3.6 Each pin status and output logic

Table 18 and Table 19 show each pin status and output logic in truth table.

3.6.1 S-19500 Series (Product with WEN pin)

<table>
<thead>
<tr>
<th>Status</th>
<th>Each Pin Status</th>
<th>Output Logic</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>WEN Input</td>
<td>WADJ Status*1</td>
</tr>
<tr>
<td>WDT monitoring activation</td>
<td>&quot;H&quot;</td>
<td>&quot;H&quot;</td>
</tr>
<tr>
<td>WDT abnormal detection</td>
<td>&quot;H&quot;</td>
<td>&quot;H&quot;</td>
</tr>
<tr>
<td>WDT monitoring deactivation</td>
<td>&quot;H&quot;</td>
<td>&quot;L&quot;</td>
</tr>
<tr>
<td>WDT Disable</td>
<td>&quot;L&quot;</td>
<td>Don't care</td>
</tr>
<tr>
<td>Low voltage detection</td>
<td>Don't care</td>
<td>Don't care</td>
</tr>
</tbody>
</table>

*1. Refer to Table 17 for the status of WADJ pin.

3.6.2 S-19501 Series (Product without WEN pin)

<table>
<thead>
<tr>
<th>Status</th>
<th>Each Pin Status</th>
<th>Output Logic</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>WADJ Status*1</td>
<td>WI Input</td>
</tr>
<tr>
<td>WDT monitoring activation</td>
<td>&quot;H&quot;</td>
<td>Trigger</td>
</tr>
<tr>
<td>WDT abnormal detection</td>
<td>&quot;H&quot;</td>
<td>No trigger</td>
</tr>
<tr>
<td>WDT monitoring deactivation</td>
<td>&quot;L&quot;</td>
<td>Don't care</td>
</tr>
<tr>
<td>Low voltage detection</td>
<td>&quot;H&quot;</td>
<td>Don't care</td>
</tr>
</tbody>
</table>

*1. Refer to Table 17 for the status of WADJ pin.
■ Timing Charts

1. S-19500 Series (Product with WEN pin)

Figure 39 Example of Watchdog Timer Monitoring Operation 1

Figure 40 Example of Watchdog Timer Monitoring Operation 2
Figure 41  Example of Detector Operation
2. S-19501 Series (Product without WEN pin)

![Diagram of Watchdog Timer Monitoring Operation]

**Figure 42** Example of Watchdog Timer Monitoring Operation

![Diagram of Detector Operation]

**Figure 43** Example of Detector Operation
**Precautions**

- Wiring patterns for the VIN pin, the VOUT pin and GND should be designed so that the impedance is low. When mounting an output capacitor between the VOUT pin and the VSS pin \((C_L)\) and an input capacitor between the VIN pin and the VSS pin \((C_{IN})\), the distance from the capacitors to these pins should be as short as possible.

- Note that generally the output voltage may increase when a series regulator is used at low load current (0.1 mA or less).

- Note that generally the output voltage may increase due to the leakage current from an output transistor when a series regulator is used at high temperature.

- Generally a series regulator may cause oscillation, depending on the selection of external parts. The following conditions are recommended for the S-19500/19501 Series. However, be sure to perform sufficient evaluation under the actual usage conditions for selection, including evaluation of temperature characteristics. Refer to "4. Example of equivalent series resistance vs. Output current characteristics \((Ta = -40°C to +125°C)\)" in "Reference Data" for the equivalent series resistance \(R_{ESR}\) of the output capacitor.

  - Input capacitor \((C_{IN})\): 2.2 \(\mu F\) or more
  - Output capacitor \((C_L)\): 2.2 \(\mu F\) or more

- In a series regulator, generally the values of overshoot and undershoot in the output voltage vary depending on the variation factors of power-on, power supply fluctuation and load fluctuation, or output capacitance. Determine the conditions of the output capacitor after sufficiently evaluating the temperature characteristics of overshoot or undershoot in the output voltage with the actual device.

- The voltage regulator may oscillate when the impedance of the power supply is high and the input capacitance is small or an input capacitor is not connected.

- Overshoot may occur in the output voltage momentarily if the voltage is rapidly raised at power-on or when the power supply fluctuates. Sufficiently evaluate the output voltage at that time with the actual device.

- If the VOUT pin is steeply shorted with GND, a negative voltage exceeding the absolute maximum ratings may occur to the VOUT pin due to resonance of the wiring inductance and the output capacitance in the application. The negative voltage can be limited by inserting a protection diode between the VOUT pin and the VSS pin or inserting a series resistor to the output capacitor.

- The application conditions for the input voltage, the output voltage, and the load current should not exceed the power dissipation.

- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.

- In determining the output current, attention should be paid to the output current value specified in Table 11 in "Electrical Characteristics" and footnote *7 of the table.

- ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.
### Characteristics (Typical Data)

1. Regulator block

1.1 Output voltage vs. Output current (When load current increases) \((Ta = +25°C)\)

1.1.1 \(V_{OUT} = 3.3\) V

1.1.2 \(V_{OUT} = 5.0\) V

1.2 Output voltage vs. Input voltage \((Ta = +25°C)\)

1.2.1 \(V_{OUT} = 3.3\) V

1.2.2 \(V_{OUT} = 5.0\) V

1.3 Dropout voltage vs. Output current

1.3.1 \(V_{OUT} = 3.3\) V

1.3.2 \(V_{OUT} = 5.0\) V

1.4 Dropout voltage vs. Junction temperature

1.4.1 \(V_{OUT} = 3.3\) V

1.4.2 \(V_{OUT} = 5.0\) V
1.5 Output voltage vs. Junction temperature

1.5.1 $V_{OUT} = 3.3 \, V$

$V_{IN} = 13.5 \, V$

1.5.2 $V_{OUT} = 5.0 \, V$

$V_{IN} = 13.5 \, V$

1.6 Ripple rejection (Ta = -25°C)

1.6.1 $V_{OUT} = 3.3 \, V$

$V_{IN} = 13.5 \, V, \, C_L = 2.2 \, \mu F$

1.6.2 $V_{OUT} = 5.0 \, V$

$V_{IN} = 13.5 \, V, \, C_L = 2.2 \, \mu F$

2. Detector block

2.1 Detection voltage, Release voltage vs. Junction temperature

2.1.1 $-V_{DET} = 2.6 \, V$

2.1.2 $-V_{DET} = 4.7 \, V$

2.2 Hysteresis width vs. Junction temperature

2.2.1 $-V_{DET} = 2.6 \, V$

2.2.2 $-V_{DET} = 4.7 \, V$
2. 3  Reset output current vs. $V_{DS}$

2. 3. 1  $-V_{DET} = 2.6\, \text{V}$

2. 3. 2  $-V_{DET} = 4.7\, \text{V}$

2. 4  Reset output current vs. Output voltage

2. 4. 1  $-V_{DET} = 2.6\, \text{V}$

2. 4. 2  $-V_{DET} = 4.7\, \text{V}$

2. 5  RO pin voltage vs. Output voltage

2. 5. 1  $-V_{DET} = 2.6\, \text{V}$

2. 5. 2  $-V_{DET} = 4.7\, \text{V}$

Remark

$I_{RO}$: Nch transistor output current

$V_{RO}$: Nch transistor output voltage

$V_{DS}$: Drain-to-source voltage of Nch transistor
2. 6  Release delay time vs. Junction temperature

2. 6. 1  $V_{DET} = 2.6 \, V$

2. 6. 2  $V_{DET} = 4.7 \, V$

2. 7  Release delay time vs. Release delay time and monitoring time adjustment capacitance

2. 7. 1  $V_{DET} = 2.6 \, V$

2. 7. 2  $V_{DET} = 4.7 \, V$

2. 8  Reset reaction time vs. Junction temperature

2. 8. 1  $V_{DET} = 2.6 \, V$

2. 8. 2  $V_{DET} = 4.7 \, V$

2. 9  Reset reaction time vs. Release delay time and monitoring time adjustment capacitance

2. 9. 1  $V_{DET} = 2.6 \, V$

2. 9. 2  $V_{DET} = 4.7 \, V$
3. Watchdog timer block

3.1 Watchdog trigger time vs. Junction temperature

3.1.1 $V_{OUT} = 3.3\, V$

\[ V_{IN} = 13.5\, V \]

3.1.2 $V_{OUT} = 5.0\, V$

\[ V_{IN} = 13.5\, V \]

3.2 Watchdog trigger time vs. Release delay time and monitoring time adjustment capacitance

3.2.1 $V_{OUT} = 3.3\, V$

\[ V_{IN} = 13.5\, V \]

3.2.2 $V_{OUT} = 5.0\, V$

\[ V_{IN} = 13.5\, V \]

3.3 Charge current, discharge current vs. Junction temperature

3.3.1 $V_{OUT} = 3.3\, V$

\[ V_{IN} = 13.5\, V \]

3.3.2 $V_{OUT} = 5.0\, V$

\[ V_{IN} = 13.5\, V \]

3.4 Upper timing threshold voltage, lower watchdog timing threshold voltage, lower reset timing threshold voltage vs. Junction temperature

3.4.1 $V_{OUT} = 3.3\, V$

\[ V_{IN} = 13.5\, V \]

3.4.2 $V_{OUT} = 5.0\, V$

\[ V_{IN} = 13.5\, V \]
3.5 Watchdog activation threshold current, watchdog deactivation threshold current vs. Junction temperature

3.5.1 \( V_{OUT} = 3.3 \) V

3.5.2 \( V_{OUT} = 5.0 \) V

3.6 Watchdog activation threshold current, Watchdog deactivation threshold current vs. Watchdog activation threshold current adjustment resistance (\( T_a = +25^\circ C \))

3.6.1 \( V_{OUT} = 3.3 \) V

3.6.2 \( V_{OUT} = 5.0 \) V
4. Overall

4.1 Current consumption during operation vs. Input voltage

4.1.1 $V_{OUT} = 3.3 \text{ V}, \quad V_{DET} = 2.6 \text{ V}$
When watchdog timer is deactivated

4.1.2 $V_{OUT} = 5.0 \text{ V}, \quad V_{DET} = 4.7 \text{ V}$
When watchdog timer is deactivated

4.2 Current consumption during operation vs. Output current

4.2.1 $V_{OUT} = 3.3 \text{ V}, \quad V_{DET} = 2.6 \text{ V}$
$V_{IN} = 13.5 \text{ V}, \quad $WADJ$ \text{ pin is open}$

4.2.2 $V_{OUT} = 5.0 \text{ V}, \quad V_{DET} = 4.7 \text{ V}$
$V_{IN} = 13.5 \text{ V}, \quad $WADJ$ \text{ pin is open}$

4.3 Current consumption during operation vs. Junction temperature

4.3.1 $V_{OUT} = 3.3 \text{ V}, \quad V_{DET} = 2.6 \text{ V}$
$V_{IN} = 13.5 \text{ V}, \quad $WADJ$ \text{ pin is open}$

4.3.2 $V_{OUT} = 5.0 \text{ V}, \quad V_{DET} = 4.7 \text{ V}$
$V_{IN} = 13.5 \text{ V}, \quad $WADJ$ \text{ pin is open}$
Reference Data

1. Characteristics of input transient response (Ta = +25°C)

1.1 V_{OUT} = 3.3 V

\[ \text{I}_{OUT} = 30 \text{ mA, } C_L = 2.2 \mu F, \text{ V}_{IN} = 11.5 \text{ V} \leftrightarrow 13.5 \text{ V, } t_r = t_f = 5.0 \mu s \]

![Graph of V_{OUT} vs. t [\mu s] for V_{OUT} = 3.3 V]

1.2 V_{OUT} = 5.0 V

\[ \text{I}_{OUT} = 30 \text{ mA, } C_L = 2.2 \mu F, \text{ V}_{IN} = 11.5 \text{ V} \leftrightarrow 13.5 \text{ V, } t_r = t_f = 5.0 \mu s \]

![Graph of V_{OUT} vs. t [\mu s] for V_{OUT} = 5.0 V]

2. Characteristics of load transient response (Ta = +25°C)

2.1 V_{OUT} = 3.3 V

\[ \text{V}_{IN} = 13.5 \text{ V, } C_L = 2.2 \mu F, \text{ I}_{OUT} = 50 \text{ mA} \leftrightarrow 100 \text{ mA} \]

![Graph of V_{OUT} vs. t [\mu s] for V_{OUT} = 3.3 V]

2.2 V_{OUT} = 5.0 V

\[ \text{V}_{IN} = 13.5 \text{ V, } C_L = 2.2 \mu F, \text{ I}_{OUT} = 50 \text{ mA} \leftrightarrow 100 \text{ mA} \]

![Graph of V_{OUT} vs. t [\mu s] for V_{OUT} = 5.0 V]

3. Load dump characteristics (Ta = +25°C)

3.1 V_{OUT} = 5.0 V

\[ \text{I}_{OUT} = 0.1 \text{ mA, } \text{V}_{IN} = 13.5 \text{ V} \leftrightarrow 45.0 \text{ V, } C_{IN} = C_L = 2.2 \mu F \]

![Graph of V_{OUT} vs. t [s] for V_{OUT} = 5.0 V]

4. Example of equivalent series resistance vs. Output current characteristics (Ta = −40°C to +125°C)

\[ C_{IN} = C_L = 2.2 \mu F, C_{DLY} = 47 \text{ nF} \]

![Graph showing RESR vs. I_{OUT} with Stable region]

Figure 44

Figure 45

ABLIC Inc.
■ Power Dissipation

HSOP-8A

<table>
<thead>
<tr>
<th>Board</th>
<th>Power Dissipation (P_D)</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>1.20 W</td>
</tr>
<tr>
<td>B</td>
<td>1.69 W</td>
</tr>
<tr>
<td>C</td>
<td>3.21 W</td>
</tr>
<tr>
<td>D</td>
<td>3.38 W</td>
</tr>
<tr>
<td>E</td>
<td>4.03 W</td>
</tr>
</tbody>
</table>

\[ T_j = +150^\circ C \text{ max.} \]
HSOP-8A Test Board

(1) Board A

- Item: Size [mm] Specification
  - 114.3 x 76.2 x 11.6
- Item: Material Specification
  - FR-4
- Item: Number of copper foil layer Specification
  - 2
- Item: Copper foil layer [mm] Specification
  - 1 Land pattern and wiring for testing: t0.070
  - 2 -
  - 3 -
  - 4 74.2 x 74.2 x t0.070
- Item: Thermal via Specification
  - -

(2) Board B

- Item: Size [mm] Specification
  - 114.3 x 76.2 x 11.6
- Item: Material Specification
  - FR-4
- Item: Number of copper foil layer Specification
  - 4
- Item: Copper foil layer [mm] Specification
  - 1 Land pattern and wiring for testing: t0.070
  - 2 74.2 x 74.2 x t0.035
  - 3 74.2 x 74.2 x t0.035
  - 4 74.2 x 74.2 x t0.070
- Item: Thermal via Specification
  - -

(3) Board C

- Item: Size [mm] Specification
  - 114.3 x 76.2 x 11.6
- Item: Material Specification
  - FR-4
- Item: Number of copper foil layer Specification
  - 4
- Item: Copper foil layer [mm] Specification
  - 1 Land pattern and wiring for testing: t0.070
  - 2 74.2 x 74.2 x t0.035
  - 3 74.2 x 74.2 x t0.035
  - 4 74.2 x 74.2 x t0.070
- Item: Thermal via Specification
  - Number: 4
  - Diameter: 0.3 mm

No. HSOP8A-A-Board-SD-1.0

ABLIC Inc.
### Board D

- **Size [mm]**: 114.3 x 76.2 x t1.6
- **Material**: FR-4
- **Number of copper foil layer**: 4
- **Copper foil layer [mm]**:
  - 1. Pattern for heat radiation: 2000mm² t0.070
  - 2. 74.2 x 74.2 x t0.035
  - 3. 74.2 x 74.2 x t0.035
  - 4. 74.2 x 74.2 x t0.070
- **Thermal via**: -

### Board E

- **Size [mm]**: 114.3 x 76.2 x t1.6
- **Material**: FR-4
- **Number of copper foil layer**: 4
- **Copper foil layer [mm]**:
  - 1. Pattern for heat radiation: 2000mm² t0.070
  - 2. 74.2 x 74.2 x t0.035
  - 3. 74.2 x 74.2 x t0.035
  - 4. 74.2 x 74.2 x t0.070
- **Thermal via**: Number: 4  Diameter: 0.3 mm

---

No. HSOP8A-A-Board-SD-1.0

ABLIC Inc.
No. FH008-A-C-SD-1.0

<table>
<thead>
<tr>
<th>TITLE</th>
<th>HSOP8A-A-Carrier Tape</th>
</tr>
</thead>
<tbody>
<tr>
<td>No.</td>
<td>FH008-A-C-SD-1.0</td>
</tr>
<tr>
<td>ANGLE</td>
<td></td>
</tr>
<tr>
<td>UNIT</td>
<td>mm</td>
</tr>
</tbody>
</table>

ABLIC Inc.
Enlarged drawing in the central part

No. FH008-A-R-SD-1.0

<table>
<thead>
<tr>
<th>TITLE</th>
<th>HSOP8A-A-Reel</th>
</tr>
</thead>
<tbody>
<tr>
<td>No.</td>
<td>FH008-A-R-SD-1.0</td>
</tr>
<tr>
<td>ANGLE</td>
<td>QTY.</td>
</tr>
<tr>
<td>UNIT</td>
<td>mm</td>
</tr>
</tbody>
</table>

ABLIC Inc.
No. FH008-A-L-SD-1.0

<table>
<thead>
<tr>
<th>TITLE</th>
<th>HSOP8A-A</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>-Land Recommendation</td>
</tr>
<tr>
<td>No.</td>
<td>FH008-A-L-SD-1.0</td>
</tr>
<tr>
<td>ANGLE</td>
<td></td>
</tr>
<tr>
<td>UNIT</td>
<td>mm</td>
</tr>
</tbody>
</table>

ABLIC Inc.
Disclaimers (Handling Precautions)

1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.

2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter “the products”) or infringement of third-party intellectual property right and any other right due to the use of the information described herein.

3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.

4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and/or accidents, etc. due to the use of the products outside their specified ranges.

5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.

6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.

7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.

8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.

9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products’ failure or malfunction. The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer’s own responsibility.

10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.

11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.

12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.

13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.

14. For more details on the information described herein or any other questions, please contact ABLIC Inc.’s sales representative.

15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.