

# S-191L/191NxxxxS Series

www.ablic.com

AUTOMOTIVE, 150°C OPERATION, 36 V, SUPPLY VOLTAGE DIVIDED OUTPUT, WINDOW VOLTAGE DETECTOR WITH SENSE PIN REVERSE CONNECTION PROTECTION

© ABLIC Inc., 2021-2022

Rev.1.1 00

This IC, developed using CMOS technology, is a high-accuracy window voltage detector with the supply voltage divided output that detects undervoltage and overvoltage. The detection voltage and release voltage are fixed internally with an accuracy of ±2.0%.

Apart from the power supply pin, the detection voltage input pin (SENSE pin) is also prepared, so the output is stable even if the SENSE pin voltage (V<sub>SENSE</sub>) falls to 0 V. The SENSE pin also has a built-in reverse connection protection circuit that reduces current in the SENSE pin during a reverse connection.

The release signal can be delayed by setting a capacitor externally, and the release delay time accuracy is  $\pm 20\%$  (C<sub>D</sub> = 3.3 nF). The output form is Nch open-drain output.

The supply voltage divided output is prepared in this IC. The supply voltage divided output is a function that divides the Vsense into Vsense/6, Vsense/8, Vsense/12 or Vsense/14 and outputs the voltage. For example, this function makes it possible that the IC connects to a low voltage microcontroller A/D converter directly and the microcontroller monitors a battery voltage.

ABLIC Inc. offers FIT rate calculated based on actual customer usage conditions in order to support customer functional safety design.

For more information regarding our FIT rate calculation, contact our sales representatives.

Caution This product can be used in vehicle equipment and in-vehicle equipment. Before using the product for these purposes, it is imperative to contact our sales representatives.

### ■ Features

#### **Detector block**

Detection voltage:

Undervoltage detection voltage

4.0 V to 10.0 V (0.05 V step)

Overvoltage detection voltage

16.0 V to 18.0 V (0.1 V step)

Overvoltage detection voltage 16.0 V to 18.0 V (0.1 V step)

Detection voltage accuracy:
 Undervoltage detection voltage ±2.0%

Overvoltage detection voltage ±2.0%

• Hysteresis width selectable from "Available" / "Unavailable": "Available": 5.0%, 10.0%

"Unavailable": 0%

Release delay time accuracy: ±20% (C<sub>D</sub> = 3.3 nF)
 Output form: ±20% (C<sub>D</sub> = 3.3 nF)

### Supply voltage divider block

• Output voltage: VPMOUT = VSENSE/6 (S-191L Series L / M / N type)

VPMOUT = VSENSE/8 (S-191L Series P / Q / R type)
VPMOUT = VSENSE/12 (S-191N Series L / M / N type)
VPMOUT = VSENSE/14 (S-191N Series P / Q / R type)

Output capacitor (C<sub>PM</sub>): A ceramic capacitor can be used (0.1 μF to 0.22 μF).

Built-in enable circuit:
 Ensures long battery life.

#### Overall

• Current consumption: During supply voltage divided output operates 1.3 μA typ.

During supply voltage divided output stops  $$0.9\,\mu\text{A}$$  typ.

• Built-in reverse connection protection circuit: Reduces current in the SENSE pin during a reverse connection.

• Operation voltage range: 3.0 V to 36.0 V

• Operation temperature range: Ta = -40°C to +150°C

• Lead-free (Sn 100%), halogen-free

Withstand 45 V load dump

AEC-Q100 qualified\*1

\*1. Contact our sales representatives for details.

### Applications

- Overvoltage detection of power supply for automotive electric component
- Automotive battery voltage detection
- For automotive use (engine, transmission, suspension, ABS, related-devices for EV / HEV / PHEV, etc.)

#### ■ Packages

- HTMSOP-8
- HSNT-8(2030)

# **■** Block Diagrams

# 1. S-191L/191N Series L / P type



\*1. Parasitic diode

Figure 1

# 1. 1 S-191L Series

Table 1

| Product Type  | Output Voltage of Supply       | Hysteresis Width | PMEN Pin    | UV, OV Pin            | UV, OV Pin   |
|---------------|--------------------------------|------------------|-------------|-----------------------|--------------|
| 1 Toduct Type | Voltage Divider Block (VPMOUT) | (Vuvhys, Vovhys) | Input Logic | Output Form           | Output Logic |
| L type        | Vsense/6                       | 0%               | Active "H"  | Nch open-drain output | Active "L"   |
| P type        | Vsense/8                       | 0%               | Active "H"  | Nch open-drain output | Active "L"   |

# 1. 2 S-191N Series

Table 2

| Product Type | Output Voltage of Supply<br>Voltage Divider Block (VPMOUT) | Hysteresis Width (Vuvhys, Vovhys) | PMEN Pin<br>Input Logic | UV, OV Pin<br>Output Form | UV, OV Pin<br>Output Logic |
|--------------|------------------------------------------------------------|-----------------------------------|-------------------------|---------------------------|----------------------------|
| L type       | Vsense/12                                                  | 0%                                | Active "H"              | Nch open-drain output     | Active "L"                 |
| P type       | V <sub>SENSE</sub> /14                                     | 0%                                | Active "H"              | Nch open-drain output     | Active "L"                 |

# 2. S-191L/191N Series M / N / Q / R type



\*1. Parasitic diode

Figure 2

#### 2. 1 S-191L Series

Table 3

| Product Type | Output Voltage of Supply Voltage Divider Block (V <sub>PMOUT</sub> ) | Hysteresis Width (Vuvhys, Vovhys) | PMEN Pin<br>Input Logic | UV, OV Pin<br>Output Form | UV, OV Pin<br>Output Logic |
|--------------|----------------------------------------------------------------------|-----------------------------------|-------------------------|---------------------------|----------------------------|
| M type       | V <sub>SENSE</sub> /6                                                | 5.0%                              | Active "H"              | Nch open-drain output     | Active "L"                 |
| N type       | V <sub>SENSE</sub> /6                                                | 10.0%                             | Active "H"              | Nch open-drain output     | Active "L"                 |
| Q type       | V <sub>SENSE</sub> /8                                                | 5.0%                              | Active "H"              | Nch open-drain output     | Active "L"                 |
| R type       | V <sub>SENSE</sub> /8                                                | 10.0%                             | Active "H"              | Nch open-drain output     | Active "L"                 |

# 2. 2 S-191N Series

Table 4

| Product Type  | Output Voltage of Supply                    | Hysteresis Width                           | PMEN Pin    | UV, OV Pin            | UV, OV Pin   |
|---------------|---------------------------------------------|--------------------------------------------|-------------|-----------------------|--------------|
| 1 Toddot Type | Voltage Divider Block (V <sub>PMOUT</sub> ) | (V <sub>UVHYS</sub> , V <sub>OVHYS</sub> ) | Input Logic | Output Form           | Output Logic |
| M type        | V <sub>SENSE</sub> /12                      | 5.0%                                       | Active "H"  | Nch open-drain output | Active "L"   |
| N type        | V <sub>SENSE</sub> /12                      | 10.0%                                      | Active "H"  | Nch open-drain output | Active "L"   |
| Q type        | V <sub>SENSE</sub> /14                      | 5.0%                                       | Active "H"  | Nch open-drain output | Active "L"   |
| R type        | V <sub>SENSE</sub> /14                      | 10.0%                                      | Active "H"  | Nch open-drain output | Active "L"   |

# ■ AEC-Q100 Qualified

This IC supports AEC-Q100 for operation temperature grade 0. Contact our sales representatives for details of AEC-Q100 reliability specification.

# **■ Product Name Structure**

### 1. Product name



- \*1. Refer to the tape drawing.
- \*2. Refer to **Table 5** for the overvoltage detection voltage.
- \*3. Refer to "2. Function list of product types".

Table 5

| Overvoltage<br>Detection Voltage | Symbol |
|----------------------------------|--------|
| 16.0 V                           | Α      |
| 16.1 V                           | В      |
| 16.2 V                           | С      |
| 16.3 V                           | D      |
| 16.4 V                           | Е      |
| 16.5 V                           | F      |
| 16.6 V                           | G      |

| Overvoltage Detection Voltage | Symbol |
|-------------------------------|--------|
| 16.7 V                        | Н      |
| 16.8 V                        | J      |
| 16.9 V                        | K      |
| 17.0 V                        | Ш      |
| 17.1 V                        | М      |
| 17.2 V                        | Ν      |
| 17.3 V                        | Р      |

| Detection Voltage | Symbol |
|-------------------|--------|
| 17.4 V            | Q      |
| 17.5 V            | R      |
| 17.6 V            | S      |
| 17.7 V            | Т      |
| 17.8 V            | U      |
| 17.9 V            | V      |
| 18.0 V            | W      |

# 2. Function list of product types

# 2. 1 S-191L Series

# Table 6

| Product Type | Output Voltage of Supply<br>Voltage Divider Block (VPMOUT) | Hysteresis Width (Vuvhys, Vovhys) | PMEN Pin<br>Input Logic | UV, OV Pin<br>Output Form | UV, OV Pin<br>Output Logic |
|--------------|------------------------------------------------------------|-----------------------------------|-------------------------|---------------------------|----------------------------|
| L type       | Vsense/6                                                   | 0%                                | Active "H"              | Nch open-drain output     | Active "L"                 |
| M type       | Vsense/6                                                   | 5.0%                              | Active "H"              | Nch open-drain output     | Active "L"                 |
| N type       | Vsense/6                                                   | 10.0%                             | Active "H"              | Nch open-drain output     | Active "L"                 |
| P type       | Vsense/8                                                   | 0%                                | Active "H"              | Nch open-drain output     | Active "L"                 |
| Q type       | Vsense/8                                                   | 5.0%                              | Active "H"              | Nch open-drain output     | Active "L"                 |
| R type       | Vsense/8                                                   | 10.0%                             | Active "H"              | Nch open-drain output     | Active "L"                 |

# 2. 2 S-191N Series

#### Table 7

| Product Type | Output Voltage of Supply Voltage Divider Block (VPMOUT) | Hysteresis Width (Vuvhys, Vovhys) | PMEN Pin<br>Input Logic | UV, OV Pin<br>Output Form | UV, OV Pin<br>Output Logic |
|--------------|---------------------------------------------------------|-----------------------------------|-------------------------|---------------------------|----------------------------|
| L type       | V <sub>SENSE</sub> /12                                  | 0%                                | Active "H"              | Nch open-drain output     | Active "L"                 |
| M type       | V <sub>SENSE</sub> /12                                  | 5.0%                              | Active "H"              | Nch open-drain output     | Active "L"                 |
| N type       | V <sub>SENSE</sub> /12                                  | 10.0%                             | Active "H"              | Nch open-drain output     | Active "L"                 |
| P type       | V <sub>SENSE</sub> /14                                  | 0%                                | Active "H"              | Nch open-drain output     | Active "L"                 |
| Q type       | V <sub>SENSE</sub> /14                                  | 5.0%                              | Active "H"              | Nch open-drain output     | Active "L"                 |
| R type       | Vsense/14                                               | 10.0%                             | Active "H"              | Nch open-drain output     | Active "L"                 |

# 3. Packages

Table 8 Package Drawing Codes

| Package Name | Dimension    | Tape         | Reel         | Land         |
|--------------|--------------|--------------|--------------|--------------|
| HTMSOP-8     | FP008-A-P-SD | FP008-A-C-SD | FP008-A-R-SD | FP008-A-L-SD |
| HSNT-8(2030) | PP008-A-P-SD | PP008-A-C-SD | PP008-A-R-SD | PP008-A-L-SD |

# ■ Pin Configurations

# 1. HTMSOP-8



Top view

|         | Table 9 |                                                            |  |  |  |
|---------|---------|------------------------------------------------------------|--|--|--|
| Pin No. | Symbol  | Description                                                |  |  |  |
| 1       | PMEN    | Supply voltage divided output enable pin                   |  |  |  |
| 2       | VDD     | Voltage input pin                                          |  |  |  |
| 3       | PMOUT   | Supply voltage divided output pin                          |  |  |  |
| 4       | SENSE   | Detection voltage input pin                                |  |  |  |
| 5       | CD*2    | Connection pin for release delay time adjustment capacitor |  |  |  |
| 6       | VSS     | GND pin                                                    |  |  |  |
| 7       | UV      | Undervoltage detection output pin                          |  |  |  |
| 8       | OV      | Overvoltage detection output pin                           |  |  |  |

Figure 3

- **\*1.** Connect the heat sink of backside at shadowed area to the board, and set electric potential GND. However, do not use it as the function of electrode.
- **\*2.** Connect a capacitor between the CD pin and the VSS pin. The release delay time can be adjusted according to the capacitance.

# 2. HSNT-8(2030)

Bottom view

Top view

| Pin No. | Symbol | Description                                                |
|---------|--------|------------------------------------------------------------|
| 1       | PMEN   | Supply voltage divided output enable pin                   |
| 2       | VDD    | Voltage input pin                                          |
| 3       | PMOUT  | Supply voltage divided output pin                          |
| 4       | SENSE  | Detection voltage input pin                                |
| 5       | CD*2   | Connection pin for release delay time adjustment capacitor |
| 6       | VSS    | GND pin                                                    |
| 7       | UV     | Undervoltage detection output pin                          |
| 8       | OV     | Overvoltage detection output pin                           |

Table 10

Figure 4

- **\*1.** Connect the heat sink of backside at shadowed area to the board, and set electric potential GND. However, do not use it as the function of electrode.
- **\*2.** Connect a capacitor between the CD pin and the VSS pin. The release delay time can be adjusted according to the capacitance.

# ■ Absolute Maximum Ratings

Table 11

(Ta = -40°C to +150°C unless otherwise specified)

|                               | tem                          | Symbol             | Absolute Maximum Rating                                  | Unit     |
|-------------------------------|------------------------------|--------------------|----------------------------------------------------------|----------|
| Power supply voltage          |                              | $V_{DD}$           | $V_{SS} - 0.3$ to $V_{SS} + 45.0$                        | V        |
|                               | S-191L Series L / M / N type |                    | $V_{SS} - 30.0$ to $V_{SS} + 42.0$                       | V        |
| CENCE win weltens             | S-191L Series P / Q / R type |                    | $V_{SS} - 30.0$ to $V_{SS} + 45.0$                       | <b>V</b> |
| SENSE pin voltage             | S-191N Series L / M / N type | VSENSE             | $V_{SS} - 30.0$ to $V_{SS} + 45.0$                       | <b>V</b> |
|                               | S-191N Series P / Q / R type |                    | $V_{SS} - 30.0$ to $V_{SS} + 45.0$                       | <b>V</b> |
| CD pin input voltage          |                              | V <sub>CD</sub>    | $V_{SS} - 0.3 \text{ to } V_{DD} + 0.3 \le V_{SS} + 7.0$ | <b>V</b> |
| PMEN pin input voltage        |                              | V <sub>PMEN</sub>  | $V_{SS} - 0.3$ to $V_{SS} + 45.0$                        | V        |
|                               | Detector block               | Vuv                | $V_{SS} - 0.3$ to $V_{SS} + 45.0$                        | V        |
| Output voltage                | Detector block               | Vov                | $V_{SS} - 0.3$ to $V_{SS} + 45.0$                        | V        |
|                               | Supply voltage divider block | V <sub>PMOUT</sub> | $V_{SS} - 0.3 \text{ to } V_{DD} + 0.3 \le V_{SS} + 7.0$ | V        |
|                               |                              | luv                | 25                                                       | mA       |
| Output current                |                              | lov                | 25                                                       | mA       |
|                               |                              | Ірмоит             | 2                                                        | mA       |
| Junction temperature          |                              | Tj                 | -40 to +150                                              | °C       |
| Operation ambient temperature |                              | Topr               | -40 to +150                                              | °C       |
| Storage temperature           |                              | T <sub>stg</sub>   | -40 to +150                                              | °C       |

Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions.

# **■** Thermal Resistance Value

Table 12

| Item                                     | Symbol | Condition    |         | Min. | Тур. | Max. | Unit |
|------------------------------------------|--------|--------------|---------|------|------|------|------|
| **                                       |        |              | Board A | _    | 159  | _    | °C/W |
|                                          |        |              | Board B | _    | 113  | 1    | °C/W |
|                                          |        | HTMSOP-8     | Board C | _    | 39   | ı    | °C/W |
|                                          | θја    |              | Board D | _    | 40   | ı    | °C/W |
|                                          |        |              | Board E | _    | 30   | I    | °C/W |
| Junction-to-ambient thermal resistance*1 |        | HSNT-8(2030) | Board A | _    | 181  | _    | °C/W |
|                                          |        |              | Board B | _    | 135  | I    | °C/W |
|                                          |        |              | Board C | _    | 40   | _    | °C/W |
|                                          |        |              | Board D | _    | 42   | I    | °C/W |
|                                          |        |              | Board E | _    | 32   | -    | °C/W |

<sup>\*1.</sup> Test environment: compliance with JEDEC STANDARD JESD51-2A

Remark Refer to "■ Power Dissipation" and "Test Board" for details.

# **■** Electrical Characteristics

#### 1. Detector block

Table 13

(Ta = -40°C to +150°C unless otherwise specified)

| Item                             | Symbol             | Condition                                                                                                                      | Min.                         | Тур.                      | Max.                         | Unit      | Test    |
|----------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------|------------------------------|---------------------------|------------------------------|-----------|---------|
|                                  | - J                |                                                                                                                                |                              | . , , , .                 |                              | · · · · · | Circuit |
| Undervoltage detection voltage*1 | VUVDET             | $V_{DD} = 13.5 \text{ V},$<br>$4.0 \text{ V} \le V_{UVDET(S)} \le 10.0 \text{ V}$                                              | V <sub>UVDET(S)</sub> × 0.98 | V <sub>UVDET(S)</sub>     | V <sub>UVDET(S)</sub> × 1.02 | V         | 1       |
| Overvoltage detection voltage*2  | Vovdet             | $V_{DD} = 13.5 \text{ V},$ $16.0 \text{ V} \le V_{OVDET(S)} \le 18.0 \text{ V}$                                                | V <sub>OVDET(S)</sub> × 0.98 | V <sub>OVDET(S)</sub>     | V <sub>OVDET(S)</sub> × 1.02 | ٧         | 1       |
|                                  |                    | L / P type<br>(V <sub>UVHYS</sub> = 0%)                                                                                        | _                            | V <sub>UVDET</sub> × 0.00 | -                            | V         | 1       |
| Undervoltage hysteresis width*3  | Vuvhys             | M / Q type<br>(Vuvhys = 5.0%)                                                                                                  | V <sub>UVDET</sub> × 0.04    | V <sub>UVDET</sub> × 0.05 | V <sub>UVDET</sub> × 0.06    | V         | 1       |
|                                  |                    | N / R type<br>(V <sub>UVHYS</sub> = 10.0%)                                                                                     | V <sub>UVDET</sub> × 0.09    | V <sub>UVDET</sub> × 0.10 | V <sub>UVDET</sub> × 0.11    | V         | 1       |
|                                  |                    | L / P type<br>(V <sub>OVHYS</sub> = 0%)                                                                                        | _                            | V <sub>OVDET</sub> × 0.00 | -                            | V         | 1       |
| Overvoltage hysteresis width*3   | Vovhys             | M / Q type<br>(V <sub>OVHYS</sub> = 5.0%)                                                                                      | V <sub>OVDET</sub> × 0.04    | V <sub>OVDET</sub> × 0.05 | V <sub>OVDET</sub> × 0.06    | V         | 1       |
|                                  |                    | N / R type<br>(V <sub>OVHYS</sub> = 10.0%)                                                                                     | V <sub>OVDET</sub> × 0.09    | V <sub>OVDET</sub> × 0.10 | V <sub>OVDET</sub> × 0.11    | V         | 1       |
| Operation voltage                | $V_{DD}$           |                                                                                                                                | 3.0                          | _                         | 36.0                         | V         | 1       |
|                                  |                    | UV pin Nch driver,<br>$V_{DD} = 3.0 \text{ V}, V_{DS}^{*4} = 0.1 \text{ V},$<br>$V_{SENSE} = V_{UVDET(S)} - 1 \text{ V}$       | 0.60                         | _                         | _                            | mA        | 2       |
| Output current                   | Гоит               | OV pin Nch driver,<br>V <sub>DD</sub> = 3.0 V, V <sub>DS</sub> *4 = 0.1 V,<br>V <sub>SENSE</sub> = V <sub>OVDET(S)</sub> + 1 V | 0.60                         | _                         | _                            | mA        | 2       |
|                                  |                    | UV pin Nch driver,<br>V <sub>DD</sub> = 36 V, V <sub>UV</sub> = 36 V,<br>V <sub>SENSE</sub> = 13.5 V                           | _                            | _                         | 2.0                          | μΑ        | 2       |
| Leakage current                  | ILEAK              | OV pin Nch driver,<br>V <sub>DD</sub> = 36 V, V <sub>OV</sub> = 36 V,<br>V <sub>SENSE</sub> = 13.5 V                           | _                            | _                         | 2.0                          | μΑ        | 2       |
| Detection response time*5        | treset             | _                                                                                                                              | _                            | 80                        | 200                          | μs        | 3       |
| Release delay time*6             | t <sub>DELAY</sub> | C <sub>D</sub> = 3.3 nF                                                                                                        | 8.0                          | 10.0                      | 12.0                         | ms        | 3       |
| SENSE pin resistance             | RSENSE             | V <sub>PMEN</sub> = 0 V                                                                                                        | 6.8                          | _                         | 200                          | МΩ        | 7       |
| CD pin discharge ON resistance   | Rcdd               | $V_{DD} = 3.0 \text{ V}, V_{CD} = 0.7 \text{ V}$                                                                               | 0.15                         | _                         | 0.90                         | kΩ        | _       |

<sup>\*1.</sup> VUVDET: Actual undervoltage detection voltage value, VUVDET(S): Set undervoltage detection voltage value

<sup>\*2.</sup> VOVDET: Actual overvoltage detection voltage value, VOVDET(S): Set overvoltage detection voltage value

<sup>\*3.</sup> The undervoltage release voltage (V<sub>UVREL</sub>) and the overvoltage release voltage (V<sub>OVREL</sub>) are as follows. L / P type (hysteresis width "Unavailable"): V<sub>UVREL</sub> = V<sub>UVDET</sub>, V<sub>OVREL</sub> = V<sub>OVDET</sub> = V<sub>OVDET</sub> - V<sub>OVDET</sub> -

<sup>\*4.</sup> V<sub>DS</sub>: Drain-to-source voltage of the output transistor

<sup>\*5.</sup> The time period from when the pulse voltage of  $V_{\text{UVDET(S)}} + 1.0 \text{ V} \rightarrow V_{\text{UVDET(S)}} - 1.0 \text{ V}$  or  $V_{\text{OVDET(S)}} - 1.0 \text{ V} \rightarrow V_{\text{OVDET(S)}} + 1.0 \text{ V}$  is applied to the SENSE pin after  $V_{\text{SENSE}}$  reaches the release voltage once, until  $V_{\text{UV}}$  or  $V_{\text{OV}}$  reaches 50% of  $V_{\text{DD}}$ .

<sup>\*6.</sup> V<sub>UVREL(S)</sub>: Set undervoltage release voltage value, V<sub>OVREL(S)</sub>: Set overvoltage release voltage value

The time period from when the pulse voltage of V<sub>UVREL(S)</sub> − 1.0 V → V<sub>UVREL(S)</sub> + 1.0 V or V<sub>OVREL(S)</sub> + 1.0 V → V<sub>OVREL(S)</sub> −

1.0 V is applied to the SENSE pin to when V<sub>UV</sub> or V<sub>OV</sub> reaches 50% of V<sub>DD</sub>.

# 2. Supply voltage divider block

Table 14

(Ta = -40°C to +150°C unless otherwise specified)

| Item                                                                        | Symbol              | Condition                                                                                                                                                                        | Min.                                  | Тур.                          | Max.                  | Unit                          | Test<br>Circuit |   |
|-----------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|-------------------------------|-----------------------|-------------------------------|-----------------|---|
| Input votage                                                                | $V_{DD}$            | $V_{DD} \ge V_{SENSE} - 2.0 \text{ V}$                                                                                                                                           |                                       | 3.0                           | -                     | 36.0                          | V               | - |
| SENSE pin voltage                                                           | Vsense              | _                                                                                                                                                                                | _                                     |                               | _                     | 36.0                          | V               | - |
|                                                                             |                     | 201/21/24001/                                                                                                                                                                    | Vsense/6 output product               | V <sub>PMOUT(S)</sub> × 0.977 | V <sub>SENSE</sub> /6 | V <sub>PMOUT(S)</sub> × 1.023 | ٧               | 4 |
| Output voltage of                                                           |                     | $3.0 \text{ V} \le \text{V}_{DD} \le 18.0 \text{ V},$<br>$5.0 \text{ V} \le \text{V}_{SENSE} \le 18.0 \text{ V},$<br>$-10  \mu\text{A} \le \text{I}_{PMOUT} \le 10  \mu\text{A}$ | V <sub>SENSE</sub> /8 output product  | V <sub>PMOUT(S)</sub> × 0.972 | V <sub>SENSE</sub> /8 | V <sub>PMOUT(S)</sub> × 1.028 | V               | 4 |
| supply voltage divider block*1                                              | V <sub>РМО</sub> UТ | -10 μA ≤ IPMOU1 ≤ 10 μA                                                                                                                                                          | V <sub>SENSE</sub> /12 output product | V <sub>PMOUT(S)</sub> × 0.967 | V <sub>SENSE</sub> /1 | V <sub>PMOUT(S)</sub> × 1.033 | V               | 4 |
|                                                                             |                     | $3.0 \text{ V} \le \text{V}_{DD} \le 18.0 \text{ V},$ $5.0 \text{ V} \le \text{V}_{SENSE} \le 18.0 \text{ V},$ $-3 \mu\text{A} \le \text{I}_{PMOUT} \le 3 \mu\text{A}$           | V <sub>SENSE</sub> /14 output product | V <sub>PMOUT(S)</sub> × 0.963 | V <sub>SENSE</sub> /1 | V <sub>PMOUT(S)</sub> × 1.037 | V               | 4 |
| Load current                                                                | Ірмоит              | Vsense/6 output product, Vsense/8 output product, Vsense/12 output product                                                                                                       |                                       | -10                           | _                     | 10                            | μΑ              | 4 |
|                                                                             |                     | Vsense/14 output product                                                                                                                                                         |                                       | -3                            | _                     | 3                             | μΑ              | 4 |
| Output impedance                                                            | R <sub>PS</sub>     | $3.0 \text{ V} \le \text{V}_{DD} \le 18.0 \text{ V},$<br>$5.0 \text{ V} \le \text{V}_{SENSE} \le 18.0 \text{ V}$                                                                 | _                                     | -                             | 1000                  | Ω                             | 4               |   |
| Set-up time*2                                                               | t <sub>PU</sub>     | $V_{DD} = 18.0 \text{ V}, V_{SENSE} = 18.0 \text{ V}$<br>$C_{PM} = 0.22 \mu\text{F}, \text{ no load, } t_{r} = 0.20 \mu\text{F}$                                                 | _                                     | 15                            | 30                    | ms                            | 5               |   |
| PMEN pin input voltage "H"                                                  | V <sub>PSH</sub>    | V <sub>DD</sub> = 18.0 V,<br>determined by V <sub>PMOUT</sub> output level                                                                                                       |                                       | 1.3                           | -                     | _                             | ٧               | 6 |
| PMEN pin input voltage "L"                                                  | V <sub>PSL</sub>    | V <sub>DD</sub> = 18.0 V,<br>determined by V <sub>PMOUT</sub> output level                                                                                                       |                                       | _                             | -                     | 0.3                           | ٧               | 6 |
| PMEN pin input current "H"                                                  | I <sub>PSH</sub>    | V <sub>DD</sub> = 18.0 V, V <sub>PMEN</sub> = V <sub>DD</sub>                                                                                                                    |                                       | 0.00                          | -                     | 0.50                          | μΑ              | 6 |
| PMEN pin input current "L"                                                  | I <sub>PSL</sub>    | V <sub>DD</sub> = 18.0 V, V <sub>PMEN</sub> = 0 V                                                                                                                                |                                       | -0.1                          | -                     | 0.1                           | μΑ              | 6 |
| SENSE pin resistance<br>during operation of<br>supply voltage divider block | RPMSENSE            | V <sub>PMEN</sub> = V <sub>DD</sub>                                                                                                                                              |                                       | 5.8                           | _                     | 140                           | MΩ              | 7 |
| Discharge shunt resistance during power-off                                 | R <sub>PLOW</sub>   | V <sub>DD</sub> = 13.5 V, V <sub>PMEN</sub> = 0 V                                                                                                                                | , V <sub>PMOUT</sub> = 0.1 V          | _                             | 2.8                   | _                             | kΩ              | 8 |

**<sup>\*1.</sup>** V<sub>PMOUT</sub>: Actual output voltage value of supply voltage divider block, V<sub>PMOUT</sub>(s): Set output voltage value of supply voltage divider block

# 3. Overall

Table 15

(Ta = -40°C to +150°C unless otherwise specified)

| Item                | Symbol            | Condition                                                                                                                        |   | Тур. | Max. | Unit | Test<br>Circuit |
|---------------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------|---|------|------|------|-----------------|
| Iss1                |                   | During supply voltage divided output stops,<br>V <sub>DD</sub> = 13.5 V, V <sub>SENSE</sub> = 13.5 V,<br>V <sub>PMEN</sub> = 0 V | ı | 0.9  | 3.2  | μΑ   | 7               |
| Current consumption | I <sub>SSP1</sub> | During supply voltage divided output operates, $V_{DD}$ = 13.5 V, $V_{SENSE}$ = 13.5 V, $V_{PMEN}$ = $V_{DD}$ , no load          | - | 1.3  | 5.6  | μΑ   | 7               |

<sup>\*2.</sup> Set-up time shows the time period from when the input voltage reaches 50% until the output voltage of supply voltage divider block rises to 99%, when the PMEN pin is set to ON ( $t_r = 1.0 \mu s$ ).

# **■** Test Circuits



VDD **PMEN PMOUT** SENSE OV U٧ VSS CD \*1. Set to ON

Figure 5 Test Circuit 1

R R VDD  $100 \text{ k}\Omega$   $100 \text{ k}\Omega$ PMEN **PMOUT** SENSE OV JL) UV VSS CD Oscilloscope

\*1. Set to ON

Figure 7 Test Circuit 3



Figure 9 Test Circuit 5



Figure 11 Test Circuit 7

Figure 6 Test Circuit 2



\*1. Set to ON

Figure 8 Test Circuit 4



\*1. Set to ON or OFF

Figure 10 Test Circuit 6



\*1. Set to OFF

Figure 12 Test Circuit 8

### ■ Standard Circuit



- \*1. C<sub>D</sub> is a release delay time adjustment capacitor. The C<sub>D</sub> should be connected directly to the CD pin and the VSS pin.
- \*2. C<sub>PM</sub> is a capacitor for stabilizing the output. The C<sub>PM</sub> should be connected directly to the PMOUT pin and the VSS pin.
- \*3. R<sub>1</sub>, R<sub>2</sub> are the external pull-up resistors for the reset output pin.

Figure 13

Caution The above connection diagram and constants will not guarantee successful operation. Perform thorough evaluation including the temperature characteristics with an actual application to set the constants.

# ■ Condition of Application

Release delay time adjustment capacitor ( $C_D$ ): A ceramic capacitor with capacitance of 1.0 nF or more is recommended. Supply voltage divider block output capacitor ( $C_{PM}$ ): A ceramic capacitor with capacitance of 0.1  $\mu$ F to 0.22  $\mu$ F is recommended.

Caution Generally, in a supply voltage divider, an oscillation may occur depending on the selection of the external parts. Perform thorough evaluation including the temperature characteristics with an actual application using the above capacitors to confirm no oscillation occurs.

# ■ Selection of Release Delay Time Adjustment Capacitor (C<sub>D</sub>)

In this IC, the release delay time adjustment capacitor ( $C_D$ ) is necessary between the CD pin and the VSS pin to adjust the release delay time ( $t_{DELAY}$ ) of the detector. Refer to "1.4 Delay circuit" in " $\blacksquare$  Operation" for details.

Caution Perform thorough evaluation including the temperature characteristics with an actual application to select C<sub>D</sub>.

# ■ Selection of Supply Voltage Divider Block Output Capacitor (C<sub>PM</sub>)

This IC requires C<sub>PM</sub> between the PMOUT pin and the VSS pin for phase compensation.

The operation is stabilized by a ceramic capacitor with capacitance of 0.1  $\mu$ F to 0.22  $\mu$ F. When using an OS capacitor, a tantalum capacitor or an aluminum electrolytic capacitor, the capacitance also must be 0.1  $\mu$ F to 0.22  $\mu$ F. However, an oscillation may occur depending on the equivalent series resistance (ESR).

Caution Perform thorough evaluation including the temperature characteristics with an actual application to select C<sub>PM</sub>.

# **■** Explanation of Terms

#### 1. Detector block

#### 1. 1 Detection voltage (VUVDET, VOVDET)

The detection voltage is a SENSE pin voltage at which the output voltage in **Figure 18** turns to "L". The detection voltage varies slightly among products of the same specification. The variation of detection voltage between the specified minimum and the maximum is called the detection voltage range (Refer to "**Figure 14 Overvoltage Detection Voltage**", "**Figure 16 Undervoltage Detection Voltage**").

Table 16

| Detection Operation    | Detection Voltage | Output Voltage                   | Detection Voltage Range                            |
|------------------------|-------------------|----------------------------------|----------------------------------------------------|
| Undervoltage detection | Vuvdet            | $V_{UV}$ = "H" $\rightarrow$ "L" | Vuvdet min. to Vuvdet max.                         |
| Overvoltage detecction | Vovdet            | $V_{OV}$ = "H" $\rightarrow$ "L" | V <sub>OVDET</sub> min. to V <sub>OVDET</sub> max. |

Example: In  $V_{UVDET}$  = 4.0 V product, the detection voltage is at any point in the range of 3.920 V  $\leq$  V<sub>UVDET</sub>  $\leq$  4.080 V. This means that some  $V_{UVDET}$  = 4.0 V product has  $V_{UVDET}$  = 3.920 V and some has  $V_{UVDET}$  = 4.080 V.

# 1. 2 Release voltage (Vuvrel, Vovrel)

The release voltage is a SENSE pin voltage at which the output voltage in **Figure 18** turns to "H". The release voltage varies slightly among products of the same specification. The variation of release voltage between the specified minimum and the maximum is called the release voltage range (Refer to "**Figure 15 Overvoltage Release Voltage**", "**Figure 17 Undervoltage Release Voltage**").

The release voltage becomes the value differs from the detection voltage within the range shown below.

M / Q type: 4% to 6% (5% typ.)
N / R type: 9% to 11% (10% typ.)

Table 17

| Detection Operation    | Release Voltage    | Output Voltage                   | Release Voltage Range      |
|------------------------|--------------------|----------------------------------|----------------------------|
| Undervoltage detection | V <sub>UVREL</sub> | $V_{UV}$ = "L" $\rightarrow$ "H" | Vuvrel min. to Vuvrel max. |
| Overvoltage detection  | Vovrel             | $V_{OV}$ = "L" $\rightarrow$ "H" | Vovrel min. to Vovrel max. |

Example: For N / R type,  $V_{UVDET}$  = 4.0 V product, the release voltage is at any point in the range of 4.272 V  $\leq$   $V_{UVREL} \leq 4.529$  V despite  $V_{UVREL}$  = 4.400 V typ.

This means that some N / R type,  $V_{UVDET}$  = 4.0 V product has  $V_{UVREL}$  = 4.272 V and some has  $V_{UVREL}$  = 4.529 V.

12



Vovrel max.

Release voltage

Release voltage

range

total total

Figure 14 Overvoltage Detection Voltage

Figure 15 Overvoltage Release Voltage





Figure 16 Undervoltage Detection Voltage

Figure 17 Undervoltage Release Voltage



Figure 18 Test Circuit of Detection Voltage and Release Voltage

# 1. 3 Hysteresis width (Vuvhys, Vovhys)

The hysteresis width is the voltage difference between the detection voltage and the release voltage. Setting the hysteresis width between the detection voltage and the release voltage, prevents malfunction caused by noise on the input voltage.

- $\bullet$  Undervoltage hysteresis width (Vuvhys): Vuvrel Vuvdet
- Overvoltage hysteresis width (Vovhys): Vovdet Vovrel

# 1. 4 Feed-through current

The feed-through current is a current that flows instantaneously to the VDD pin at the time of detection and release of a voltage detector.

### 2. Supply voltage divider block

### 2. 1 Supply voltage divided output

The supply voltage divided output is a function that divides the SENSE pin voltage (Vsense) into Vsense/6, Vsense/8, Vsense/12 or Vsense/14 and outputs the voltage.

For example, a microcontroller can monitor a battery voltage by inputting the output voltage of supply voltage divider block (V<sub>PMOUT</sub>) to the microcontroller A/D converter.

### 2. 2 Output voltage of supply voltage divider block (VPMOUT)

This is the voltage of the divided V<sub>SENSE</sub>. The following voltages are the outputs.

- S-191L Series L / M / N type: Vsense/6
- S-191L Series P / Q / R type: Vsense/8
- S-191N Series L / M / N type: Vsense/12
- S-191N Series P / Q / R type: Vsense/14

This voltage is the output in accuracy range of between  $\pm 2.3\%$  and  $\pm 3.7\%^{*1}$  when the power supply voltage, V<sub>SENSE</sub>, temperature and load current satisfy a certain condition<sup>\*1</sup>.

# \*1. Differs depending on the product type.

Example: For S-191L Series L / M / N type, V<sub>SENSE</sub> = 15.0 V, the output voltage of supply voltage divider block is at any point in the range of 2.442 V ≤ V<sub>PMOUT</sub> ≤ 2.558 V.

This means that some S-191L Series L / M / N type has  $V_{PMOUT}$  = 2.442 V and some has  $V_{PMOUT}$  = 2.558 V.

Caution If the certain condition is not satisfied, the output voltage may exceed the accuracy range.

Refer to Table 14 of "■ Electrical Characteristics" for details.

#### 2. 3 Output impedance (R<sub>PS</sub>)

This is the supply voltage divider block impedance. It shows how much output offset voltage changes when the load current changes.

For example, the output impedance can be used in sampling rate calculation as signal source impedance when  $V_{PMOUT}$  from the PMOUT pin is input to the A/D converter as a microcontroller input signal.

#### 2. 4 Set-up time (t<sub>PU</sub>)

This is the time from when the supply voltage divided output is operated until V<sub>PMOUT</sub> stabilizes.

# 2. 5 Discharge shunt resistance during power-off (R<sub>PLOW</sub>)

This is the ON resistance of the N-channel transistor built into the supply voltage divider block.

When the supply voltage divided output is stopped, V<sub>PMOUT</sub> is set to the V<sub>SS</sub> level by the built-in N-channel transistor.

# ■ Operation

#### 1. Detector block

**Figure 19** and **Figure 21** show that the UV and OV pins being pulled up by resistors (R<sub>1</sub>, R<sub>2</sub>) is an example of basic detector block operation.

### 1. 1 S-191L/191N Series L / P type

- (1) Undervoltage detection status to release status (undervoltage release status)

  When the SENSE pin voltage (V<sub>SENSE</sub>) exceeds the undervoltage release voltage (V<sub>UVREL</sub> = V<sub>UVDET</sub>), the UV pin voltage output becomes "H" after release delay time (t<sub>DELAY</sub>). At this time, the OV pin output stays at "H".
- (2) Release status to overvoltage detection status

  VSENSE rises, and when it exceeds the overvoltage detection voltage (VOVDET), the OV pin output becomes "L" after detection response time (treset). At this time, the UV pin stays at "H".
- (3) Overvoltage detection status to release status (overvoltage release status)

  V<sub>SENSE</sub> drops, and when it goes below the overvoltage release voltage (V<sub>OVREL</sub> = V<sub>OVDET</sub>), the OV pin output changes to "H" after t<sub>DELAY</sub>. At this time, the UV pin output stays at "H".
- (4) Release status to undervoltage detection status

  Vsense drops, and when it goes below the undervoltage detection voltage (Vuvdet), the UV pin output becomes

  "L" after treset and changes to undervoltage detection status. At this time, the OV pin output stays at "H".



\*1. Parasitic diode

Figure 19 Operation of S-191L/191N Series L / P type



Figure 20 Timing Chart of S-191L/191N Series L / P Type

### 1. 2 S-191L/191N Series M / N / Q / R type

- (1) Undervoltage detection status to release status (undervoltage release status)

  When the SENSE pin voltage (V<sub>SENSE</sub>) exceeds the undervoltage release voltage (V<sub>UVREL</sub> = V<sub>UVDET</sub> + V<sub>UVHYS</sub>), the UV pin voltage output becomes "H" after release delay time (t<sub>DELAY</sub>). At this time, the OV pin output stays at "H"
- (2) Release status to overvoltage detection status

  V<sub>SENSE</sub> rises, and when it exceeds the overvoltage detection voltage (V<sub>OVDET</sub>), the OV pin output becomes "L" after detection response time (t<sub>RESET</sub>). At this time, the UV pin stays at "H".
- (3) Overvoltage detection status to release status (overvoltage release status)

  V<sub>SENSE</sub> drops, and when it goes below the overvoltage release voltage (V<sub>OVREL</sub> = V<sub>OVDET</sub> V<sub>OVHYS</sub>), the OV pin output changes to "H" after t<sub>DELAY</sub>. At this time, the UV pin output stays at "H".
- (4) Release status to undervoltage detection status

  V<sub>SENSE</sub> drops, and when it goes below the undervoltage detection voltage (V<sub>UVDET</sub>), the UV pin output becomes

  "L" after t<sub>RESET</sub> and changes to undervoltage detection status. At this time, the OV pin output stays at "H".



### \*1. Parasitic diode

Figure 21 Operation of S-191L/191N Series M / N / Q / R type



Figure 22 Timing Chart of S-191L/191N Series M / N / Q / R Type

### 1.3 SENSE pin

The SENSE pin is the input pin for the detection voltage. The power supply VDD pin and SENSE pin, for voltage detection, are divided. Therefore, as long as a voltage is supplied to the VDD pin, the reset signal will be held even if the input voltage to the SENSE pin drops below the minimum operation voltage. Also, the SENSE pin of this IC has a built-in reverse connection protection circuit. Even when the SENSE pin voltage is less than the VSS pin voltage, the voltage flowing from the VSS pin to the SENSE pin is reduced to 0.05 mA typ.

#### 1. 3. 1 Error when detection voltage is set externally

The undervoltage detection voltage and the overvoltage detection voltage can be set externally by connecting a node that was resistance-divided by the resistor (R<sub>A</sub>) and the resistor (R<sub>B</sub>) to the SENSE pin as shown in **Figure 23**.

For conventional products without the SENSE pin, external resistor cannot be too large since the resistance-divided node must be connected to the VDD pin. This is because a feed-through current will flow through the VDD pin when it goes from detection to release, and if external resistor is large, problems such as oscillation or larger error in the hysteresis width may occur.

In this IC, R<sub>A</sub> and R<sub>B</sub> in **Figure 23** are easily made larger since the resistance-divided node can be connected to the SENSE pin through which no feed-through current flows. However, be careful of error in the current flowing through the internal resistance (R<sub>SENSE</sub>) that will occur.

Although  $R_{SENSE}^{*1}$  in this IC is large to make the error small,  $R_A$  and  $R_B$  should be selected such that the error is within the allowable limits.

Please note that the supply voltage divided output is a function to divide and output the SENSE pin voltage so when the detection voltage is set externally, care is required as the supply voltage divider block output voltage will change.

\*1. During supply voltage divided output stops: 6.8 M $\Omega$  min. During supply voltage divided output operates: 5.8 M $\Omega$  min.

#### 1. 3. 2 Selection of RA and RB

In **Figure 23**, the relation between the external setting undervoltage detection voltage (V<sub>DUX</sub>) or the overvoltage detection voltage (V<sub>DUX</sub>) and the actual detection voltage (V<sub>UVDET</sub>, V<sub>OVDET</sub>) is ideally calculated by the equation below.

$$V_{\text{DUX}} = V_{\text{UVDET}} \times \left(1 + \frac{R_{\text{A}}}{R_{\text{B}}}\right) \qquad (1)$$

$$V_{\text{DOX}} = V_{\text{OVDET}} \times \left(1 + \frac{R_{\text{A}}}{R_{\text{B}}}\right) \qquad (1)$$

However, in reality there is an error in the current flowing through RSENSE.

When considering this error, the relation between V<sub>DUX</sub>, V<sub>DOX</sub> and V<sub>OVDET</sub> is calculated as follows.

$$V_{DUX} = V_{UVDET} \times \left(1 + \frac{R_A}{R_B \parallel R_{SENSE}}\right)$$

$$= V_{UVDET} \times \left(1 + \frac{R_A}{\frac{R_B \times R_{SENSE}}{R_B + R_{SENSE}}}\right)$$

$$= V_{UVDET} \times \left(1 + \frac{R_A}{R_B}\right) + \frac{R_A}{R_{SENSE}} \times V_{UVET} \qquad (2)$$

$$V_{DOX} = V_{OVDET} \times \left(1 + \frac{R_A}{R_B}\right) + \frac{R_A}{R_{SENSE}} \times V_{OVET} \qquad (2)$$

By using equations (1) and (2), the error is calculated as  $V_{UVDET} \times \frac{R_A}{R_{SENSE}}$ ,  $V_{OVDET} \times \frac{R_A}{R_{SENSE}}$ .

The error rate is calculated as follows by dividing the error by the right-hand side of equation (1).

$$\frac{R_{\text{A}} \times R_{\text{B}}}{R_{\text{SENSE}} \times (R_{\text{A}} + R_{\text{B}})} \times 100 \ [\%] = \frac{R_{\text{A}} \parallel R_{\text{B}}}{R_{\text{SENSE}}} \times 100 \ [\%] \ \cdots (3)$$

As seen in equation (3), the smaller the resistance values of  $R_A$  and  $R_B$  compared to  $R_{SENSE}$ , the smaller the error rate becomes.

Also, the relation between the external setting undervoltage hysteresis width (V<sub>HUX</sub>) or the overvoltage hysteresis width (V<sub>HUX</sub>) and the hysteresis width (V<sub>UVHYS</sub>, V<sub>OVHYS</sub>) is calculated by equation below. Error due to R<sub>SENSE</sub> also occurs to the relation in a similar way to the detection voltage.

$$V_{HUX} = V_{UVHYS} \times \left(1 + \frac{R_A}{R_B}\right)$$
 (4)  
$$V_{HOX} = V_{OVHYS} \times \left(1 + \frac{R_A}{R_B}\right)$$
 (4)



Figure 23 Detection Voltage External Setting Circuit

Caution If R<sub>A</sub> and R<sub>B</sub> are large, the SENSE pin input impedance becomes higher and may cause a malfunction due to noise. In this case, connect a capacitor between the SENSE pin and the VSS pin.

# 1. 4 Delay circuit

The delay circuit comes with a function for adjusting the release delay time (t<sub>DELAY</sub>) from when the SENSE pin voltage (V<sub>SENSE</sub>) enters the state in **Table 18** and until the output pin inverts.

Table 18

| Release operation    | Status                                                          | Output Pin |
|----------------------|-----------------------------------------------------------------|------------|
| Undervoltage release | Undervoltage release voltage (Vuvrel = Vuvdet + Vuvhys) or more | UV pin     |
| Overvoltage release  | Overvoltage release voltage (Vovrel = Vovdet - Vovhys) or lower | OV pin     |

 $t_{DELAY}$  is determined by the delay coefficient, the release delay time adjustment capacitor ( $C_D$ ) and the release delay time when the CD pin is open ( $t_{DELAYO}$ ). They are calculated by the equations below.

 $t_{DELAY}$  [ms] = Delay coefficient  $\times$  C<sub>D</sub> [nF] +  $t_{DELAY0}$  [ms]

Table 19

| Operation   | Delay Coefficient |      |      |  |  |
|-------------|-------------------|------|------|--|--|
| Temperature | Min.              | Тур. | Max. |  |  |
| Ta = +150°C | 2.52              | 3.00 | 3.58 |  |  |
| Ta = +125°C | 2.65              | 3.03 | 3.41 |  |  |
| Ta = +25°C  | 2.92              | 3.06 | 3.14 |  |  |
| Ta = -40°C  | 2.65              | 3.09 | 3.41 |  |  |

Table 20

| Operation   | Release Delay Time when CD Pin is Open (tDELAY0) |      |      |  |  |
|-------------|--------------------------------------------------|------|------|--|--|
| Temperature | Min.                                             | Тур. | Max. |  |  |
| Ta = +150°C | 0.05                                             | 0.09 | 0.16 |  |  |
| Ta = +125°C | 0.05                                             | 0.09 | 0.17 |  |  |
| Ta = +25°C  | 0.06                                             | 0.11 | 0.19 |  |  |
| Ta = –40°C  | 0.06                                             | 0.13 | 0.25 |  |  |

- Caution 1. Mounted board layout should be made in such a way that no current flows into or flows from the CD pin since the impedance of the CD pin is high, otherwise correct delay time cannot be provided.
  - 2. There is no limit for the capacitance of C<sub>D</sub> as long as the leakage current of the capacitor can be ignored against the built-in constant current value (approximately 160 nA). The leakage current may cause error in delay time. When the leakage current is larger than the built-in constant current, no detect or release takes place.
  - 3. The above equations will not guarantee successful operation. Determine the capacitance of C<sub>D</sub> through thorough evaluation including temperature characteristics in the actual usage conditions.

# 2. Supply voltage divider block

# 2. 1 Basic operation

Figure 24 shows the block diagram of the supply voltage divider block to describe basic operation.

Reference voltage ( $V_{refpm}$ ) is generated by dividing the SENSE pin voltage ( $V_{SENSE}$ ) using the dividing resistance ( $R_{pm1}$  and  $R_{pm2}$ ). Since the buffer amplifier constitutes a voltage follower, it can perform the feedback control so that the output voltage of supply voltage divider block ( $V_{PMOUT}$ ) and  $V_{refpm}$  are the same. Low output impedance is realized by the buffer amplifier, while outputting  $V_{PMOUT}$  according to  $V_{SENSE}$ .

When "L" is input to the PMEN pin, the current which flows to  $R_{pm1}$  and  $R_{pm2}$  and the current which flows to the buffer amplifier can be stopped. The buffer amplifier output is pulled down to  $V_{SS}$  by the built-in N-channel transistor, and  $V_{PMOUT}$  is set to the  $V_{SS}$  level.



# 2. 2 PMEN pin

Input to the PMEN pin controls the internal circuit in the supply voltage divided output, and it starts or stops the supply voltage divided output.

When the PMEN pin is set to "L" level, the internal circuit stops operating, reducing current consumption significantly. In addition, the PMEN pin has absolutely no effect on the operation of the detector block.

Note that the current consumption increases when a voltage of 0.8 V to  $V_{DD}$  min. – 0.3 V is applied to the PMEN pin. The PMEN pin is configured as shown in **Figure 25**.

Since the PMEN pin is internally pulled down to the VSS pin in the floating status, the PMOUT pin is set to the Vss level. When the PMEN pin is set to "H" level, PMEN pin input current "H" (IPSH) in **Table 14** of "**Electrical Characteristics**" flows through the PMEN pin and care is required.

Table 21

| Product Type | PMEN Pin | Internal Circuit | PMOUT Pin Output     | Current Consumption |
|--------------|----------|------------------|----------------------|---------------------|
| L/M/N/P/Q/R  | "H": ON  | Operate          | Constant value*1     | Issp1               |
| L/M/N/P/Q/R  | "L": OFF | Stop             | Pulled down to Vss*2 | Iss <sub>1</sub>    |

- **\*1.** The constant value is output due to the operation based on the set output voltage value of supply voltage divider block.
- \*2. The buffer amplifier output is pulled down to  $V_{SS}$  by the built-in N-channel transistor, and PMOUT pin output is set to the  $V_{SS}$  level due to resistance ( $R_{LOW} = 2.8 \text{ k}\Omega$  typ.) of the discharge shunt circuit and a load.



Figure 25

# 2. 3 PMEN pin voltage and output voltage of supply voltage divider block (VPMOUT)

Figure 26 shows the timing chart of the supply voltage divided output.

When "H" is input to the PMEN pin, the supply voltage divided output operates. When the set-up time ( $t_{PU}$ ) = 50 ms max.\*1 elapses,  $V_{PMOUT}$  stabilizes, the SENSE pin voltage ( $V_{SENSE}$ ) is divided at the set ratio, and the voltage is output to the PMOUT pin.

When "L" is input to the PMEN pin, the supply voltage divided output is stopped.  $V_{PMOUT}$  is set to the  $V_{SS}$  level by the built-in N-channel transistor.

By repeatedly inputting "H" and "L" to the PMEN pin, it is possible to lower current consumption when the supply voltage divided output is not needed.

# \*1. When $5 \text{ V} \leq \text{V}_{\text{SENSE}} \leq 18 \text{ V}$ , $C_{PM} = 0.22 \, \mu\text{F}$ , no load



Figure 26

Remark  $V_{PMEN} = V_{DD} \leftrightarrow V_{SS}$ 

# ■ Usage Precautions

# 1. Power on sequence

Turn on the power in one of the following two procedures.

- (1) Order of VDD pin and SENSE pin (Refer to Figure 27)
- (2) VDD pin and SENSE pin at the same time

When  $V_{OVDET} \ge V_{SENSE} \ge V_{UVREL}$  applies, both the overvoltage output voltage ( $V_{OV}$ ) and the undervoltage output voltage ( $V_{UV}$ ) become "H", and the detector enters release status.



Caution When the SENSE pin is turned on before the VDD pin, a release may mistakenly occur even if  $V_{\text{SENSE}}$  is less than  $V_{\text{UVREL}}$ .

# SENSE pin voltage glitch (Typical data)

### 2. 1 Undervoltage detection operation

Figure 28 shows the relation between pulse width and pulse voltage difference (VoD) where the undervoltage release status can be maintained when a pulse equal to or lower than the undervoltage detection voltage (VUVDET) is input to the SENSE pin during undervoltage release status.





- $V_{IH} = 13.5 V$
- $V_{IL} = V_{UVDET} V_{OD}$

Figure 28

Figure 29 SENSE Pin Input Voltage Waveform

Figure 28 shows the pulse condition which can maintain the undervoltage release status. If the pulse whose pulse width and VoD are larger than this condition is input to the SENSE pin, the UV pin may change to an undervoltage detection status.

### 2. 2 Undervoltage release operation

Figure 30 shows the relation between pulse width and pulse voltage difference (VoD) where the undervoltage detection status can be maintained when a pulse equal to or higher than the undervoltage release voltage (VUVREL) is input to the SENSE pin during undervoltage detection status.





- \*1.  $V_{IH} = V_{UVREL} + V_{OD}$
- $V_{IL} = V_{UVDET} 1.0 V$

Figure 31 SENSE Pin Input Voltage Waveform

Figure 30 Figure 30 shows the pulse condition which can maintain the undervoltage detection status. If the

pulse whose pulse width and VoD are larger than this condition is input to the SENSE pin, the UV pin may change to an undervoltage release status.

# 2. 3 Overvoltage detection operation

**Figure 32** shows the relation between pulse width and pulse voltage difference  $(V_{OD})$  where the overvoltage release status can be maintained when a pulse equal to or higher than the overvoltage detection voltage  $(V_{OVDET})$  is input to the SENSE pin during overvoltage release status.





- \*1.  $V_{IH} = V_{OVDET} + V_{OD}$
- \*2. V<sub>IL</sub> = 13.5 V

Figure 32

Figure 33 SENSE Pin Input Voltage Waveform

Caution Figure 32 shows the pulse condition which can maintain the overvoltage release status. If the pulse whose pulse width and V<sub>OD</sub> are larger than this condition is input to the SENSE pin, the OV pin may change to an overvoltage detection status.

#### 2. 4 Overvoltage release operation

**Figure 34** shows the relation between pulse width and pulse voltage difference (V<sub>OD</sub>) where the overvoltage detection status can be maintained when a pulse equal to or lower than the overvoltage release voltage (V<sub>OVREL</sub>) is input to the SENSE pin during overvoltage detection status.



Figure 34



- **\*1.**  $V_{IH} = V_{OVDET} + 1.0 V$
- \*2.  $V_{IL} = V_{OVREL} V_{OD}$

Figure 35 SENSE Pin Input Voltage Waveform

Caution Figure 34 shows the pulse condition which can maintain the overvoltage detection status. If the pulse whose pulse width and V<sub>OD</sub> are larger than this condition is input to the SENSE pin, the OV pin may change to an overvoltage release status.

# ■ Precautions

- Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit.
- Because the SENSE pin has a high impedance, malfunctions may occur due to noise.
   Be careful of wiring adjoining SENSE pin wiring in actual applications.
- In the supply voltage divided output, the values of an overshoot and an undershoot in the output voltage vary depending on the variation factors of input voltage start-up, input voltage fluctuation and load fluctuation etc., or the capacitance of C<sub>PM</sub> and the value of the equivalent series resistance (ESR), which may cause a problem to the stable operation. Perform thorough evaluation including the temperature characteristics with an actual application to select C<sub>PM</sub>.
- When designing for mass production using an application circuit described herein, the product deviation and temperature characteristics should be taken into consideration. ABLIC Inc. shall not bear any responsibility for patent infringements related to products using the circuits described herein.
- ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party.

# ■ Characteristics (Typical Data)

#### 1. Detector block

1. 1 Detection voltage (Vuvdet, Vovdet), Release voltage (Vuvrel, Vovrel) vs. Temperature (Ta)

# 1. 1. 1 Undervoltage detection





#### 1. 1. 2 Overvoltage detection





# 1. 2 Detection voltage (Vuvdet, Vovdet), Release voltage (Vuvrel, Vovrel) vs. Power supply voltage (Vdd)

#### 1. 2. 1 Undervoltage detection





# 1. 2. 2 Overvoltage detection





# 1. 3 Hysteresis width (Vuvhys, Vovhys) vs. Temperature (Ta)

# 1. 3. 1 Undervoltage detection





# 1. 3. 2 Overvoltage detection





# 1. 4 Hysteresis width (Vuvhys, Vovhys) vs. Power supply voltage (VDD)

# 1. 4. 1 Undervoltage detection





# 1. 4. 2 Overvoltage detection





# 1. 5 Nch transistor output current (IOUT) vs. VDS

#### 1. 5. 1 Undervoltage detection









# 1. 5. 2 Overvoltage detection









**Remark** V<sub>DS</sub>: Drain-to-source voltage of the output transistor

# 1. 6 Nch transistor output current (I<sub>OUT</sub>) vs. Power supply voltage (V<sub>DD</sub>)

# 1. 6. 1 Undervoltage detection

#### $V_{UVDET(S)} = 4.0 \text{ V}, V_{OVDET(S)} = 18.0 \text{ V},$ V<sub>DS</sub> = 0.1 V, V<sub>SENSE</sub> = 3.0 V 1.5 1.0 lour [mA] Ta = -40°C Ta = +25°C 0.5 Ta = +150°C +125°C 0.0 6 24 36 0 12 18 30 VDD [V]

### 1. 6. 2 Overvoltage detection



Remark V<sub>DS</sub>: Drain-to-source voltage of the output transistor

# 1. 7 Output voltage (Vuv, Vov) vs. SENSE pin voltage (Vsense)

### 1. 7. 1 Undervoltage detection

 $V_{UVDET(S)} = 4.0 \text{ V}, V_{UVREL(S)} = 4.4 \text{ V}, V_{DD} = 3.0 \text{ V},$ pull-up to  $V_{DD}$ , pull-up resistance: 100 k $\Omega$ 3  $Ta = -40^{\circ}C$ Ta = +25°C 2 Ta = +125°C 1 Ta = +150°C 0 0 1 2 3 4 5 6 VSENSE [V]

 $V_{UVDET(S)}$  = 4.0 V,  $V_{UVREL(S)}$  = 4.4 V,  $V_{DD}$  = 3.0 V, pull-up to 16.0 V, pull-up resistance: 100 k $\Omega$ 



# 1. 7. 2 Overvoltage detection

 $V_{OVDET(S)} = 18.0 \text{ V}, V_{OVREL(S)} = 16.2 \text{ V}, V_{DD} = 3.0 \text{ V},$ pull-up to  $V_{DD}$ , pull-up resistance: 100 k $\Omega$ 4 3  $Ta = -40^{\circ}C$ Vov [V] 2 = +25°C Ta = +125°C 1 Та = +150°C 0 0 3 6 9 12 15 21 18 VSENSE [V]

 $V_{\text{OVDET(S)}} = 18.0 \text{ V}, V_{\text{OVREL(S)}} = 16.2 \text{ V}, V_{\text{DD}} = 3.0 \text{ V}, \\ \text{pull-up to } 16.0 \text{ V}, \text{pull-up resistance: } 100 \text{ k}\Omega$ 



# 1. 8 Dynamic response vs. Output pin capacitance (Cout) (CD pin; open)

# 1. 8. 1 Undervoltage detection









# 1. 8. 2 Overvoltage detection











- **\*1.**  $V_{IH} = V_{UVDET(S)} + 1.0 V$
- \*2.  $V_{IL} = V_{UVDET(S)} 1.0 \text{ V}$



- \*1.  $V_{IH1} = V_{OVDET(S)} + 1.0 V$
- \*2.  $V_{IH2} = V_{OVREL(S)} + 1.0 V$
- \*3.  $V_{IL1} = V_{OVDET(S)} 1.0 V$
- \*4.  $V_{IL2} = V_{OVREL(S)} 1.0 V$

Figure 36 Test Condition of Response Time (Undervoltage Detection)

Figure 37 Test Condition of Response Time (Overvoltage Detection)



Figure 38 Test Circuit of Response Time

- Caution 1. The above connection diagram and constants will not guarantee successful operation. Perform thorough evaluation including the temperature characteristics with an actual application to set the constants
  - 2. When the CD pin is open, a double pulse may appear at release.

    To avoid the double pulse, attach 1 nF or more capacitor to the CD pin.

# 2. Supply voltage divider block

# 2. 1 Output voltage of supply voltage divider block (VPMOUT) vs. Load current (IPMOUT)

# 2. 1. 1 VPMOUT = VSENSE/6



### 2. 1. 2 VPMOUT = VSENSE/14



# 2. 2 Output voltage of supply voltage divider block (V<sub>PMOUT</sub>) vs. Temperature (Ta)

# 2. 2. 1 VPMOUT = VSENSE/6



### 2. 2. 2 VPMOUT = VSENSE/14



# 2. 3 Output voltage of supply voltage divider block (VPMOUT) vs. SENSE pin voltage (VSENSE)

#### 2. 3. 1 VPMOUT = VSENSE/6









### 2. 3. 2 VPMOUT = VSENSE/14









#### 3. Overall

#### 3. 1 Current consumption (Iss1) vs. Temperature (Ta)













#### 3. 2 Current consumption (Iss1) vs. Power supply voltage (VDD) (No load)













 $V_{UVDET(S)} = 10.0 \text{ V}, V_{OVDET(S)} = 16.0 \text{ V},$ 

38 ABLIC Inc.

# 3. 3 Current consumption (Issp1) vs. Temperature (Ta) (No load, during supply voltage divided output operates)





# 3. 4 Current consumption (I<sub>SSP1</sub>) vs. Power supply voltage (V<sub>DD</sub>) (No load, during supply voltage divided output operates)









 $V_{UVDET(S)} = 10.0 \text{ V}, V_{OVDET(S)} = 16.0 \text{ V},$ 

#### ■ Reference Data

#### 1. Detection response time (treset) vs. Temperature (Ta)

#### 1.1 Undervoltage detection

# $V_{\text{UVDET(S)}} = 4.0 \text{ V, } V_{\text{UVREL(S)}} = 4.4 \text{ V, } V_{\text{DD}} = 13.5 \text{ V, } C_{\text{D}} = 3.3 \text{ nF}$ 200 150 150 0 $-40 -25 \quad 0 \quad 25 \quad 50 \quad 75 \quad 100 \quad 125 \quad 150$ Ta [°C]

#### 1. 2 Overvoltage detection



#### 2. Detection response time (treset) vs. Power supply voltage (VDD)

#### 2. 1 Undervoltage detection



#### 2. 2 Overvoltage detection





- **\*1.**  $V_{IH} = V_{UVDET(S)} + 1.0 V$
- **\*2.**  $V_{IL} = V_{UVDET(S)} 1.0 \text{ V}$

Figure 39 **Test Condition of Detection Response Time** (Undervoltage Detection)





**Test Circuit of Detection Response Time** Figure 40 (Undervoltage Detection)



- \*1.  $V_{IH} = V_{OVDET(S)} + 1.0 V$
- \*2.  $V_{IL} = V_{OVDET(S)} 1.0 V$

Figure 41 **Test Condition of Detection Response Time** Figure 42 **Test Circuit of Detection Response Time** (Overvoltage Detection) (Overvoltage Detection)

Caution The above connection diagram and constants will not guarantee successful operation. Perform thorough evaluation including the temperature characteristics with an actual application to set the constants.

#### 3. Release delay time (t<sub>DELAY</sub>) vs. Temperature (Ta)

#### 3. 1 Undervoltage detection

# VUVDET(S) = 4.0 V, VUVREL(S) = 4.4 V, VDD = 13.5 V, CD = 3.3 nF 12 11 10 9 8 -40 -25 0 25 50 75 100 125 150 Ta [°C]

#### 3. 2 Overvoltage detection



#### 4. Release delay time (tdelay) vs. Power supply voltage (VdD)

#### 4. 1 Undervoltage detection



#### 4. 2 Overvoltage detection



#### 5. Release delay time (t<sub>DELAY</sub>) vs. CD pin capacitance (C<sub>D</sub>) (Without output pin capacitance)

#### 5. 1 Undervoltage detection



#### 5. 2 Overvoltage detection





- **\*1.**  $V_{IH} = V_{UVREL(S)} + 1.0 V$
- \*2.  $V_{IL} = V_{UVREL(S)} 1.0 \text{ V}$

Figure 43 Test Condition of Release Delay Time (Undervoltage Detection)



- **\*1.**  $V_{IH} = V_{OVREL(S)} + 1.0 V$
- \*2.  $V_{IL} = V_{OVREL(S)} 1.0 V$

Figure 45 Test Condition of Release Delay Time (Overvoltage Detection)



Figure 44 Test Circuit of Release Delay Time (Undervoltage Detection)



Figure 46 Test Circuit of Release Delay Time (Overvoltage Detection)

Caution The above connection diagram and constants will not guarantee successful operation. Perform thorough evaluation including the temperature characteristics with an actual application to set the constants.

#### 6. Transient response characteristics of PMEN pin (Ta = +25°C)

#### 6. 1 VPMOUT = VSENSE/6





6. 2 V<sub>PMOUT</sub> = V<sub>SENSE</sub>/14



 $V_{DD} = V_{SENSE} = 18.0 \text{ V}, C_{PM} = 0.22 \mu\text{F},$  $V_{PMEN} = 0 V \leftrightarrow 18.0 V (t_r = t_f = 1.0 \mu s)$ 5 30 20 4 VPMEN [V]
VPMOUT [V] 3 10 VPMEN [V] 2 0 VPMEN 1 -10 0 -20 **V**РМОUТ -1 -30 0 5 30 -5 10 15 20 25 t [ms]

#### 7. Example of equivalent series resistance vs. Load current characteristics ( $Ta = -40^{\circ}C$ to $+150^{\circ}C$ )

#### 7. 1 VPMOUT = VSENSE/6, VSENSE/8, VSENSE/12







Figure 47 Figure 48



\*1. CPM: TDK Corporation CGA4J2X8R1H104K

Figure 49

44

#### 8. Load dump characteristics ( $Ta = +25^{\circ}C$ )

#### 8. 1 $V_{UVDET(S)} = 4.0 V$





Figure 50

#### 8. 2 V<sub>OVDET(S)</sub> = 18.0 V





8. 3 V<sub>PMOUT</sub> = V<sub>SENSE</sub>/12





Figure 52

#### **■** Power Dissipation

#### HTMSOP-8



| Board | Power Dissipation (P <sub>D</sub> ) |
|-------|-------------------------------------|
| Α     | 0.79 W                              |
| В     | 1.11 W                              |
| С     | 3.21 W                              |
| D     | 3.13 W                              |
| Е     | 4.17 W                              |

#### **HSNT-8(2030)**



| Board | Power Dissipation (P <sub>D</sub> ) |
|-------|-------------------------------------|
| А     | 0.69 W                              |
| В     | 0.93 W                              |
| С     | 3.13 W                              |
| D     | 2.98 W                              |
| Е     | 3.91 W                              |

# **HTMSOP-8** Test Board

#### (1) Board A





| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 2                                           |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |
|                             | 2 | -                                           |
|                             | 3 | -                                           |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

## (2) Board B



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 4                                           |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |
|                             | 2 | 74.2 x 74.2 x t0.035                        |
|                             | 3 | 74.2 x 74.2 x t0.035                        |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

# (3) Board C



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 4                                           |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |
|                             | 2 | 74.2 x 74.2 x t0.035                        |
|                             | 3 | 74.2 x 74.2 x t0.035                        |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | Number: 4<br>Diameter: 0.3 mm               |



enlarged view

No. HTMSOP8-A-Board-SD-1.0

# **HTMSOP-8** Test Board

O IC Mount Area

#### (4) Board D



| Item                        |   | Specification                                          |
|-----------------------------|---|--------------------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                                    |
| Material                    |   | FR-4                                                   |
| Number of copper foil layer |   | 4                                                      |
| Copper foil layer [mm]      | 1 | Pattern for heat radiation: 2000mm <sup>2</sup> t0.070 |
|                             | 2 | 74.2 x 74.2 x t0.035                                   |
|                             | 3 | 74.2 x 74.2 x t0.035                                   |
|                             | 4 | 74.2 x 74.2 x t0.070                                   |
| Thermal via                 |   | -                                                      |



enlarged view

#### (5) Board E



| Item                        |   | Specification                                          |
|-----------------------------|---|--------------------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                                    |
| Material                    |   | FR-4                                                   |
| Number of copper foil layer |   | 4                                                      |
| Copper foil layer [mm]      | 1 | Pattern for heat radiation: 2000mm <sup>2</sup> t0.070 |
|                             | 2 | 74.2 x 74.2 x t0.035                                   |
|                             | 3 | 74.2 x 74.2 x t0.035                                   |
|                             | 4 | 74.2 x 74.2 x t0.070                                   |
| Thermal via                 |   | Number: 4<br>Diameter: 0.3 mm                          |



enlarged view

No. HTMSOP8-A-Board-SD-1.0

# HSNT-8(2030) Test Board

O IC Mount Area

### (1) Board A



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 2                                           |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |
|                             | 2 | -                                           |
|                             | 3 | -                                           |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

## (2) Board B



| Item                        |   | Specification                               |
|-----------------------------|---|---------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                         |
| Material                    |   | FR-4                                        |
| Number of copper foil layer |   | 4                                           |
| Copper foil layer [mm]      | 1 | Land pattern and wiring for testing: t0.070 |
|                             | 2 | 74.2 x 74.2 x t0.035                        |
|                             | 3 | 74.2 x 74.2 x t0.035                        |
|                             | 4 | 74.2 x 74.2 x t0.070                        |
| Thermal via                 |   | -                                           |

## (3) Board C



| Item                     |      | Specification                               |
|--------------------------|------|---------------------------------------------|
| Size [mm]                |      | 114.3 x 76.2 x t1.6                         |
| Material                 |      | FR-4                                        |
| Number of copper foil la | ayer | 4                                           |
| Copper foil layer [mm]   | 1    | Land pattern and wiring for testing: t0.070 |
|                          | 2    | 74.2 x 74.2 x t0.035                        |
|                          | 3    | 74.2 x 74.2 x t0.035                        |
|                          | 4    | 74.2 x 74.2 x t0.070                        |
| Thermal via              |      | Number: 4<br>Diameter: 0.3 mm               |



enlarged view

No. HSNT8-A-Board-SD-2.0

# HSNT-8(2030) Test Board

O IC Mount Area

# (4) Board D



| Item                        |   | Specification                                          |
|-----------------------------|---|--------------------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                                    |
| Material                    |   | FR-4                                                   |
| Number of copper foil layer |   | 4                                                      |
| Copper foil layer [mm]      | 1 | Pattern for heat radiation: 2000mm <sup>2</sup> t0.070 |
|                             | 2 | 74.2 x 74.2 x t0.035                                   |
|                             | 3 | 74.2 x 74.2 x t0.035                                   |
|                             | 4 | 74.2 x 74.2 x t0.070                                   |
| Thermal via                 |   | -                                                      |



enlarged view

#### (5) Board E



| Item                        |   | Specification                                          |
|-----------------------------|---|--------------------------------------------------------|
| Size [mm]                   |   | 114.3 x 76.2 x t1.6                                    |
| Material                    |   | FR-4                                                   |
| Number of copper foil layer |   | 4                                                      |
| Copper foil layer [mm]      | 1 | Pattern for heat radiation: 2000mm <sup>2</sup> t0.070 |
|                             | 2 | 74.2 x 74.2 x t0.035                                   |
|                             | 3 | 74.2 x 74.2 x t0.035                                   |
|                             | 4 | 74.2 x 74.2 x t0.070                                   |
| Thermal via                 |   | Number: 4<br>Diameter: 0.3 mm                          |



enlarged view

No. HSNT8-A-Board-SD-2.0





# No. FP008-A-P-SD-2.0

| TITLE      | HTMSOP8-A-PKG Dimensions |  |
|------------|--------------------------|--|
| No.        | FP008-A-P-SD-2.0         |  |
| ANGLE      | <b>Q</b>                 |  |
| UNIT       | mm                       |  |
|            |                          |  |
|            |                          |  |
|            |                          |  |
| ABLIC Inc. |                          |  |





### No. FP008-A-C-SD-1.0

| TITLE      | HTMSOP8-A-Carrier Tape |  |
|------------|------------------------|--|
| No.        | FP008-A-C-SD-1.0       |  |
| ANGLE      |                        |  |
| UNIT       | mm                     |  |
|            |                        |  |
|            |                        |  |
|            |                        |  |
| ABLIC Inc. |                        |  |



# No. FP008-A-R-SD-2.0

| TITLE      | HTMS             | OP8-A- | Reel  |
|------------|------------------|--------|-------|
| No.        | FP008-A-R-SD-2.0 |        |       |
| ANGLE      |                  | QTY.   | 4,000 |
| UNIT       | mm               |        |       |
|            |                  |        |       |
|            |                  |        |       |
|            |                  |        |       |
| ABLIC Inc. |                  |        |       |



# No. FP008-A-L-SD-2.0

| TITLE      | HTMSOP8-A<br>-Land Recommendation |  |
|------------|-----------------------------------|--|
| No.        | FP008-A-L-SD-2.0                  |  |
| ANGLE      |                                   |  |
| UNIT       | mm                                |  |
|            |                                   |  |
|            |                                   |  |
|            |                                   |  |
| ABLIC Inc. |                                   |  |





The heat sink of back side has different electric potential depending on the product.Confirm specifications of each product.Do not use it as the function of electrode.

No. PP008-A-P-SD-2.0

| TITLE      | HSNT-8-A-PKG Dimensions |  |
|------------|-------------------------|--|
| No.        | PP008-A-P-SD-2.0        |  |
| ANGLE      | <b>♦</b> □              |  |
| UNIT       | mm                      |  |
|            |                         |  |
|            |                         |  |
|            |                         |  |
| ABLIC Inc. |                         |  |





## No. PP008-A-C-SD-1.0

| TITLE      | HSNT-8-A-Carrier Tape |  |
|------------|-----------------------|--|
| No.        | PP008-A-C-SD-1.0      |  |
| ANGLE      |                       |  |
| UNIT       | mm                    |  |
|            |                       |  |
|            |                       |  |
|            |                       |  |
| ABLIC Inc. |                       |  |



## No. PP008-A-R-SD-2.0

| TITLE      | HSN              | IT-8-A-Re | eel   |
|------------|------------------|-----------|-------|
| No.        | PP008-A-R-SD-2.0 |           |       |
| ANGLE      |                  | QTY.      | 5,000 |
| UNIT       | mm               |           |       |
|            |                  |           |       |
|            |                  |           |       |
|            |                  |           |       |
| ABLIC Inc. |                  |           |       |



# No. PP008-A-L-SD-1.0

| TITLE      | HSNT-8-A -Land Recommendation |  |
|------------|-------------------------------|--|
| No.        | PP008-A-L-SD-1.0              |  |
| ANGLE      |                               |  |
| UNIT       | mm                            |  |
|            |                               |  |
| ABLIC Inc. |                               |  |

#### **Disclaimers (Handling Precautions)**

- 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice.
- 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein.
- 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein.
- 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges.
- 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use.
- 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures.
- 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes.
- 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments.
  - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products.
- 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction.
  - The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility.
- 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use.
- 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc.
- 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used.
- 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc.
- 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative.
- 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.

