## S-19103/19109 Series #### www.ablic.com # AUTOMOTIVE, 105°C OPERATION, 10 V, SENSE-INPUT VOLTAGE DETECTOR © ABLIC Inc., 2014-2020 Rev.1.3\_00 The S-19103/19109 Series is a high-accuracy voltage detector developed using CMOS technology. The detection voltage is fixed internally with an accuracy of $\pm 3.5\%$ ( $-V_{DET(S)} \ge 2.2$ V). The release voltage is set to the same value as the detection voltage, since there is no hysteresis width. It operates with current consumption of 500 nA typ. Apart from the power supply pin, the detection voltage input pin (SENSE pin) is also prepared, so the output is stable even if the SENSE pin falls to 0 V. Two output forms Nch open-drain output and CMOS output are available. ABLIC Inc. offers FIT rate calculated based on actual customer usage conditions in order to support customer functional safety design. For more information regarding our FIT rate calculation, contact our sales representatives. Caution This product can be used in vehicle equipment and in-vehicle equipment. Before using the product for these purposes, it is imperative to contact our sales representatives. #### ■ Features • Detection voltage: 1.0 V to 5.0 V (0.1 V step) • Detection voltage accuracy: $\pm 3.5\%$ (2.2 V $\leq$ -V<sub>DET(S)</sub> $\leq$ 5.0 V, Ta = -40°C to +105°C) $\pm (2.5\% + 22 \text{ mV}) (1.0 \text{ V} \le -\text{V}_{DET(S)} < 2.2 \text{ V}, \text{ Ta} = -40^{\circ}\text{C to} +105^{\circ}\text{C})$ Current consumption: 500 nA typ. Operation voltage range: 0.95 V to 10.0 V • Output form: Nch open-drain output (Active "L") CMOS output (Active "L") • Operation temperature range: Ta = -40°C to +105°C • Lead-free (Sn 100%), halogen-free AEC-Q100 qualified\*1 \*1. Contact our sales representatives for details. ## ■ Applications • For automotive use (accessory, car navigation system, car audio system, etc.) ## ■ Package • SOT-23-5 ## **■** Block Diagrams ## 1. S-19103/19109 Series N type (Nch open-drain output) | Function | Status | |--------------|------------| | Output logic | Active "L" | \*1. Parasitic diode Figure 1 ## 2. S-19103/19109 Series C type (CMOS output) | Function | Status | |--------------|------------| | Output logic | Active "L" | \*1. Parasitic diode Figure 2 This IC supports AEC-Q100 for operation temperature grade 2. Contact our sales representatives for details of AEC-Q100 reliability specification. #### ■ Product Name Structure Users can select the output form and detection voltage value for the S-19103/19109 Series. Refer to "1. Product name" regarding the contents of product name, "2. Function list of product types" regarding the product types, "3. Package" regarding the package drawings and "4. Product name list" regarding details of product name. #### 1. Product name - \*1. Refer to the tape drawing. - \*2. Refer to "2. Function list of product types". - \*3. If you request the product with output logic active "H", contact our sales representatives. - \*4. Refer to "■ Pin Configurations". ## 2. Function list of product types Table 1 | Product Type | Output Form | Output Logic | Package | |--------------|-----------------------|--------------|----------| | N | Nch open-drain output | Active "L" | SOT-23-5 | | С | CMOS output | Active "L" | SOT-23-5 | #### 3. Package Table 2 Package Drawing Codes | Package Name | Dimension | Tape | Reel | |--------------|--------------|--------------|--------------| | SOT-23-5 | MP005-A-P-SD | MP005-A-C-SD | MP005-A-R-SD | ## 4. Product name list ## 4. 1 S-19103 Series N type Output form: Nch open-drain output (Active "L") Table 3 | Detection Voltage | SOT-23-5 | |--------------------------|-------------------| | 1.0 V ± (2.5% + 22 mV) | S-19103N10H-M5T1U | | 1.1 V ± (2.5% + 22 mV) | S-19103N11H-M5T1U | | 1.2 V ± (2.5% + 22 mV) | S-19103N12H-M5T1U | | 1.3 V ± (2.5% + 22 mV) | S-19103N13H-M5T1U | | 1.4 V ± (2.5% + 22 mV) | S-19103N14H-M5T1U | | 1.5 V ± (2.5% + 22 mV) | S-19103N15H-M5T1U | | 1.6 V ± (2.5% + 22 mV) | S-19103N16H-M5T1U | | 1.7 V ± (2.5% + 22 mV) | S-19103N17H-M5T1U | | 1.8 V ± (2.5% + 22 mV) | S-19103N18H-M5T1U | | 1.9 V ± (2.5% + 22 mV) | S-19103N19H-M5T1U | | 2.0 V ± (2.5% + 22 mV) | S-19103N20H-M5T1U | | 2.1 V ± (2.5% + 22 mV) | S-19103N21H-M5T1U | | 2.2 V ± 3.5% | S-19103N22H-M5T1U | | 2.3 V ± 3.5% | S-19103N23H-M5T1U | | 2.4 V ± 3.5% | S-19103N24H-M5T1U | | 2.5 V ± 3.5% | S-19103N25H-M5T1U | | 2.6 V ± 3.5% | S-19103N26H-M5T1U | | 2.7 V ± 3.5% | S-19103N27H-M5T1U | | 2.8 V ± 3.5% | S-19103N28H-M5T1U | | 2.9 V ± 3.5% | S-19103N29H-M5T1U | | 3.0 V ± 3.5% | S-19103N30H-M5T1U | | 3.1 V ± 3.5% | S-19103N31H-M5T1U | | 3.2 V ± 3.5% | S-19103N32H-M5T1U | | 3.3 V ± 3.5% | S-19103N33H-M5T1U | | 3.4 V ± 3.5% | S-19103N34H-M5T1U | | 3.5 V ± 3.5% | S-19103N35H-M5T1U | | 3.6 V ± 3.5% | S-19103N36H-M5T1U | | 3.7 V ± 3.5% | S-19103N37H-M5T1U | | 3.8 V ± 3.5% | S-19103N38H-M5T1U | | 3.9 V ± 3.5% | S-19103N39H-M5T1U | | 4.0 V ± 3.5% | S-19103N40H-M5T1U | | 4.1 V ± 3.5% | S-19103N41H-M5T1U | | 4.2 V ± 3.5% | S-19103N42H-M5T1U | | 4.3 V ± 3.5% | S-19103N43H-M5T1U | | 4.4 V ± 3.5% | S-19103N44H-M5T1U | | 4.5 V ± 3.5% | S-19103N45H-M5T1U | | 4.6 V ± 3.5% | S-19103N46H-M5T1U | | 4.7 V ± 3.5% | S-19103N47H-M5T1U | | 4.8 V ± 3.5% | S-19103N48H-M5T1U | | 4.9 V ± 3.5% | S-19103N49H-M5T1U | | $5.0~\text{V} \pm 3.5\%$ | S-19103N50H-M5T1U | ## 4. 2 S-19103 Series C type Output form: CMOS output (Active "L") Table 4 | Detection Voltage | SOT-23-5 | |--------------------------------------------------------------------------------------------|-------------------| | 1.0 V ± (2.5% + 22 mV) | S-19103C10H-M5T1U | | $1.0 \text{ V} \pm (2.5\% + 22 \text{ mV})$<br>$1.1 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19103C10H-M5T1U | | $1.1 \text{ V} \pm (2.5\% + 22 \text{ mV})$<br>$1.2 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19103C12H-M5T1U | | $1.3 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19103C13H-M5T1U | | $1.4 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19103C14H-M5T1U | | $1.5 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19103C15H-M5T1U | | 1.6 V ± (2.5% + 22 mV) | S-19103C16H-M5T1U | | 1.7 V ± (2.5% + 22 mV) | S-19103C17H-M5T1U | | $1.8 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19103C18H-M5T1U | | 1.9 V ± (2.5% + 22 mV) | S-19103C19H-M5T1U | | $2.0 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19103C20H-M5T1U | | 2.1 V ± (2.5% + 22 mV) | S-19103C21H-M5T1U | | 2.2 V ± 3.5% | S-19103C22H-M5T1U | | 2.3 V ± 3.5% | S-19103C23H-M5T1U | | 2.4 V ± 3.5% | S-19103C24H-M5T1U | | 2.5 V ± 3.5% | S-19103C25H-M5T1U | | 2.6 V ± 3.5% | S-19103C26H-M5T1U | | 2.7 V ± 3.5% | S-19103C27H-M5T1U | | 2.8 V ± 3.5% | S-19103C28H-M5T1U | | $2.9~V \pm 3.5\%$ | S-19103C29H-M5T1U | | 3.0 V ± 3.5% | S-19103C30H-M5T1U | | 3.1 V ± 3.5% | S-19103C31H-M5T1U | | 3.2 V ± 3.5% | S-19103C32H-M5T1U | | 3.3 V ± 3.5% | S-19103C33H-M5T1U | | 3.4 V ± 3.5% | S-19103C34H-M5T1U | | $3.5~\text{V} \pm 3.5\%$ | S-19103C35H-M5T1U | | 3.6 V ± 3.5% | S-19103C36H-M5T1U | | 3.7 V ± 3.5% | S-19103C37H-M5T1U | | 3.8 V ± 3.5% | S-19103C38H-M5T1U | | 3.9 V ± 3.5% | S-19103C39H-M5T1U | | 4.0 V ± 3.5% | S-19103C40H-M5T1U | | 4.1 V ± 3.5% | S-19103C41H-M5T1U | | 4.2 V ± 3.5% | S-19103C42H-M5T1U | | 4.3 V ± 3.5% | S-19103C43H-M5T1U | | 4.4 V ± 3.5% | S-19103C44H-M5T1U | | 4.5 V ± 3.5% | S-19103C45H-M5T1U | | 4.6 V ± 3.5% | S-19103C46H-M5T1U | | 4.7 V ± 3.5% | S-19103C47H-M5T1U | | 4.8 V ± 3.5% | S-19103C48H-M5T1U | | 4.9 V ± 3.5% | S-19103C49H-M5T1U | | 5.0 V ± 3.5% | S-19103C50H-M5T1U | ## 4. 3 S-19109 Series N type Output form: Nch open-drain output (Active "L") Table 5 | Detection Voltage | SOT-23-5 | |--------------------------------------------------------------------------------------------|----------------------------------------| | | | | 1.0 V ± (2.5% + 22 mV)<br>1.1 V ± (2.5% + 22 mV) | S-19109N10H-M5T1U<br>S-19109N11H-M5T1U | | $1.1 \text{ V} \pm (2.5\% + 22 \text{ mV})$<br>$1.2 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19109N12H-M5T1U | | $1.3 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19109N13H-M5T1U | | $1.3 \text{ V} \pm (2.5\% + 22 \text{ mV})$<br>$1.4 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19109N14H-M5T1U | | $1.5 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19109N15H-M5T1U | | $1.6 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19109N16H-M5T1U | | 1.7 V ± (2.5% + 22 mV) | S-19109N17H-M5T1U | | $1.8 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19109N18H-M5T1U | | $1.9 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19109N19H-M5T1U | | $2.0 \text{ V} \pm (2.5\% + 22 \text{ mV})$ | S-19109N20H-M5T1U | | 2.1 V ± (2.5% + 22 mV) | S-19109N21H-M5T1U | | 2.2 V ± 3.5% | S-19109N22H-M5T1U | | 2.3 V ± 3.5% | S-19109N23H-M5T1U | | 2.4 V ± 3.5% | S-19109N24H-M5T1U | | 2.5 V ± 3.5% | S-19109N25H-M5T1U | | 2.6 V ± 3.5% | S-19109N26H-M5T1U | | 2.7 V ± 3.5% | S-19109N27H-M5T1U | | 2.8 V ± 3.5% | S-19109N28H-M5T1U | | 2.9 V ± 3.5% | S-19109N29H-M5T1U | | 3.0 V ± 3.5% | S-19109N30H-M5T1U | | 3.1 V ± 3.5% | S-19109N31H-M5T1U | | 3.2 V ± 3.5% | S-19109N32H-M5T1U | | 3.3 V ± 3.5% | S-19109N33H-M5T1U | | 3.4 V ± 3.5% | S-19109N34H-M5T1U | | 3.5 V ± 3.5% | S-19109N35H-M5T1U | | 3.6 V ± 3.5% | S-19109N36H-M5T1U | | 3.7 V ± 3.5% | S-19109N37H-M5T1U | | 3.8 V ± 3.5% | S-19109N38H-M5T1U | | 3.9 V ± 3.5% | S-19109N39H-M5T1U | | 4.0 V ± 3.5% | S-19109N40H-M5T1U | | 4.1 V ± 3.5% | S-19109N41H-M5T1U | | 4.2 V ± 3.5% | S-19109N42H-M5T1U | | 4.3 V ± 3.5% | S-19109N43H-M5T1U | | 4.4 V ± 3.5% | S-19109N44H-M5T1U | | 4.5 V ± 3.5% | S-19109N45H-M5T1U | | 4.6 V ± 3.5% | S-19109N46H-M5T1U | | 4.7 V ± 3.5% | S-19109N47H-M5T1U | | 4.8 V ± 3.5% | S-19109N48H-M5T1U | | 4.9 V ± 3.5% | S-19109N49H-M5T1U | | 5.0 V ± 3.5% | S-19109N50H-M5T1U | ## 4. 4 S-19109 Series C type Output form: CMOS output (Active "L") Table 6 | Detection Voltage | SOT-23-5 | |---------------------------|-------------------| | 1.0 V ± (2.5% + 22 mV) | S-19109C10H-M5T1U | | 1.1 V ± (2.5% + 22 mV) | S-19109C11H-M5T1U | | 1.2 V ± (2.5% + 22 mV) | S-19109C12H-M5T1U | | 1.3 V ± (2.5% + 22 mV) | S-19109C13H-M5T1U | | 1.4 V ± (2.5% + 22 mV) | S-19109C14H-M5T1U | | 1.5 V ± (2.5% + 22 mV) | S-19109C15H-M5T1U | | 1.6 V ± (2.5% + 22 mV) | S-19109C16H-M5T1U | | 1.7 V ± (2.5% + 22 mV) | S-19109C17H-M5T1U | | 1.8 V ± (2.5% + 22 mV) | S-19109C18H-M5T1U | | 1.9 V ± (2.5% + 22 mV) | S-19109C19H-M5T1U | | 2.0 V ± (2.5% + 22 mV) | S-19109C20H-M5T1U | | 2.1 V ± (2.5% + 22 mV) | S-19109C21H-M5T1U | | 2.2 V ± 3.5% | S-19109C22H-M5T1U | | 2.3 V ± 3.5% | S-19109C23H-M5T1U | | 2.4 V ± 3.5% | S-19109C24H-M5T1U | | 2.5 V ± 3.5% | S-19109C25H-M5T1U | | 2.6 V ± 3.5% | S-19109C26H-M5T1U | | 2.7 V ± 3.5% | S-19109C27H-M5T1U | | 2.8 V ± 3.5% | S-19109C28H-M5T1U | | $2.9 \ V \pm 3.5\%$ | S-19109C29H-M5T1U | | 3.0 V ± 3.5% | S-19109C30H-M5T1U | | 3.1 V ± 3.5% | S-19109C31H-M5T1U | | 3.2 V ± 3.5% | S-19109C32H-M5T1U | | 3.3 V ± 3.5% | S-19109C33H-M5T1U | | 3.4 V ± 3.5% | S-19109C34H-M5T1U | | 3.5 V ± 3.5% | S-19109C35H-M5T1U | | 3.6 V ± 3.5% | S-19109C36H-M5T1U | | 3.7 V ± 3.5% | S-19109C37H-M5T1U | | 3.8 V ± 3.5% | S-19109C38H-M5T1U | | 3.9 V ± 3.5% | S-19109C39H-M5T1U | | 4.0 V ± 3.5% | S-19109C40H-M5T1U | | 4.1 V ± 3.5% | S-19109C41H-M5T1U | | 4.2 V ± 3.5% | S-19109C42H-M5T1U | | 4.3 V ± 3.5% | S-19109C43H-M5T1U | | 4.4 V ± 3.5% | S-19109C44H-M5T1U | | 4.5 V ± 3.5% | S-19109C45H-M5T1U | | 4.6 V ± 3.5% | S-19109C46H-M5T1U | | 4.7 V ± 3.5% | S-19109C47H-M5T1U | | 4.8 V ± 3.5% | S-19109C48H-M5T1U | | 4.9 V ± 3.5% | S-19109C49H-M5T1U | | $5.0 \text{ V} \pm 3.5\%$ | S-19109C50H-M5T1U | ## **■** Pin Configurations #### 1. S-19103 Series ## 1.1 SOT-23-5 Top view Figure 3 Table 7 | Pin No. | Symbol | Description | | |---------|--------|------------------------------|--| | 1 | OUT | Voltage detection output pin | | | 2 | VDD | Power supply pin | | | 3 | VSS | GND pin | | | 4 | NC*1 | No connection | | | 5 | SENSE | Detection voltage input pin | | **\*1.** The NC pin is electrically open. The NC pin can be connected to the VDD pin or the VSS pin. ## 2. S-19109 Series ## 2.1 SOT-23-5 Top view Figure 4 Table 8 | Pin No. | Symbol | Description | | | |---------|--------|------------------------------|--|--| | 1 | OUT | Voltage detection output pin | | | | 2 | VSS | GND pin | | | | 3 | VDD | Power supply pin | | | | 4 | SENSE | Detection voltage input pin | | | | 5 | NC*1 | No connection | | | \*1. The NC pin is electrically open. The NC pin can be connected to the VDD pin or the VSS pin. ## ■ Absolute Maximum Ratings Table 9 (Ta = -40°C to +105°C unless otherwise specified) | Item | | Symbol | Absolute Maximum Rating | Unit | |-------------------------------|-------------------------------|--------------------|------------------------------------------------|------| | Power supply voltage | | $V_{DD} - V_{SS}$ | 12.0 | V | | SENSE pin input voltage | | V <sub>SENSE</sub> | Vss - 0.3 to 12.0 | V | | Output voltage | Nch open-drain output product | ., | Vss - 0.3 to 12.0 | V | | | CMOS output product | Vout | $V_{\text{SS}} - 0.3$ to $V_{\text{DD}} + 0.3$ | V | | Output current | | Іоит | 50 | mA | | Operation ambient temperature | | T <sub>opr</sub> | -40 to +105 | °C | | Storage temperature | | T <sub>stg</sub> | -40 to +125 | °C | Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions. ## **■** Thermal Resistance Value Table 10 | Item | Symbol | Condition | | Min. | Тур. | Max. | Unit | |------------------------------------------|--------|-----------|---------|------|------|------|------| | Junction-to-ambient thermal resistance*1 | θја | | Board A | 1 | 192 | 1 | °C/W | | | | | Board B | 1 | 160 | 1 | °C/W | | | | | Board C | _ | _ | _ | °C/W | | | | | Board D | _ | _ | _ | °C/W | | | | | Board E | ı | I | I | °C/W | <sup>\*1.</sup> Test environment: compliance with JEDEC STANDARD JESD51-2A Remark Refer to "■ Power Dissipation" and "Test Board" for details. #### **■** Electrical Characteristics ## 1. Nch open-drain output product Table 11 (Ta = -40°C to +105°C unless otherwise specified) | | | | \iu i | 0 0 10 1 | loo o am | CSS OUICI | wide ope | Joiniou | |---------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|---------------------------------------------------------------------|-----------|-----------------| | Item | Symbol | Condition | | Min. | Тур. | Max. | Unit | Test<br>Circuit | | Detection voltage*1 | -V <sub>DET</sub> | $0.95 \text{ V} \le \text{V}_{DD} \le 10.0 \text{ V}$ | 1.0 V ≤ −V <sub>DET(S)</sub> < 2.2 V | $-V_{DET(S)} \times 0.975 \\ -0.022$ | -V <sub>DET(S)</sub> | -V <sub>DET(S)</sub> × 1.025 + 0.022 | V | 1 | | | | | $2.2 \text{ V} \leq -\text{V}_{\text{DET(S)}} \leq 5.0 \text{ V}$ | $\begin{array}{l} -V_{\text{DET(S)}} \\ \times \ 0.965 \end{array}$ | -V <sub>DET(S)</sub> | $\begin{array}{c} -V_{\text{DET(S)}} \\ \times \ 1.035 \end{array}$ | ٧ | 1 | | Current<br>consumption*2 | Iss | V <sub>DD</sub> = 10.0 V, V <sub>SENSE</sub> = -V <sub>DET(S)</sub> + 1.0 V | | _ | 0.50 | 0.90 | μΑ | 2 | | Operation voltage | $V_{DD}$ | | _ | 0.95 | _ | 10.0 | V | 1 | | | Іоит | Output transistor | $V_{DD} = 0.95 V$ | 0.50 | 1.00 | _ | mA | 3 | | Output ourront | | Nch | V <sub>DD</sub> = 1.2 V | 0.73 | 1.33 | _ | mA | 3 | | Output current | | $V_{DS}^{*3} = 0.5 V$ | V <sub>DD</sub> = 2.4 V | 1.17 | 2.39 | _ | mA | 3 | | | | V <sub>SENSE</sub> = 0.0 V | $V_{DD} = 4.8 \text{ V}$ | 1.49 | 2.50 | _ | mΑ | 3 | | Leakage current | ILEAK | Output transistor<br>Nch<br>$V_{DD} = 10.0 \text{ V}, V_{DS}^{*3} = 10.0 \text{ V}, V_{SENSE} = 10.0 \text{ V}$ | | - | ı | 1.2 | μΑ | 3 | | Detection<br>delay time <sup>*4</sup> | t <sub>DET</sub> | V <sub>DD</sub> = 5.0 V | | _ | 40 | _ | μs | 4 | | Release | toeser | V <sub>DD</sub> = 5.0 V | $-V_{DET(S)} \le 2.4 \text{ V}$ | - | 40 | _ | μs | 4 | | delay time*5 | lelay time <sup>*5</sup> | עט <b>– ט.ט ע</b> | $2.4 \text{ V} < -\text{V}_{\text{DET(S)}}$ | _ | 80 | _ | μs | 4 | | SENSE pin | Rsense | $1.0 \text{ V} \le -\text{V}_{\text{DET(S)}} < 1.2 \text{ V}$ | / | 4.0 | 19.0 | 72.0 | МΩ | 2 | | resistance | 1 COENOE | $1.2 \text{ V} \le -\text{V}_{\text{DET(S)}} \le 5.0 \text{ V}$ | / | 4.8 | 30.0 | 189.0 | $M\Omega$ | 2 | <sup>\*1. –</sup>V<sub>DET</sub>: Actual detection voltage value, –V<sub>DET(S)</sub>: Set detection voltage value (the center value of the detection voltage range in **Table 3** or **Table 5**) <sup>\*2.</sup> The current flowing through the SENSE pin resistance is not included. <sup>\*3.</sup> V<sub>DS</sub>: Drain-to-source voltage of the output transistor <sup>\*4.</sup> The time period from when the pulse voltage of 6.0 V $\rightarrow$ -V<sub>DET(S)</sub> - 2.0 V or 0 V is applied to the SENSE pin to when V<sub>OUT</sub> reaches V<sub>DD</sub> / 2, after the output pin is pulled up to 5.0 V by the resistance of 470 k $\Omega$ . <sup>\*5.</sup> The time period from when the pulse voltage of 0 V $\rightarrow$ -V<sub>DET(S)</sub> + 2.0 V or 6.0 V is applied to the SENSE pin to when V<sub>OUT</sub> reaches V<sub>DD</sub> / 2, after the output pin is pulled up to 5.0 V by the resistance of 470 k $\Omega$ . ## 2. CMOS output product Table 12 (Ta = -40°C to +105°C unless otherwise specified) | Item | Symbol | Condition | | Min. | Тур. | Max. | Unit | Test<br>Circuit | |---------------------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------------------------------------------------------|----------------------|--------------------------------------|-----------|-----------------| | Detection voltage*1 | –V <sub>DET</sub> | $0.95 \text{ V} \le \text{V}_{DD} \le 10.0 \text{ V}$ | $1.0 \text{ V} \le -\text{V}_{\text{DET(S)}} < 2.2 \text{ V}$ | $-V_{DET(S)} \times 0.975 \\ -0.022$ | | -V <sub>DET(S)</sub> × 1.025 + 0.022 | V | 1 | | | | | $2.2 \text{ V} \leq -\text{V}_{\text{DET}(S)} \leq 5.0 \text{ V}$ | $\begin{array}{l} -V_{\text{DET(S)}} \\ \times \ 0.965 \end{array}$ | -V <sub>DET(S)</sub> | -V <sub>DET(S)</sub> × 1.035 | ٧ | 1 | | Current consumption*2 | Iss | V <sub>DD</sub> = 10.0 V, V <sub>SENSE</sub> = -V <sub>DET(S)</sub> + 1.0 V | | _ | 0.50 | 2.10 | μΑ | 2 | | Operation voltage | $V_{DD}$ | - | | 0.95 | _ | 10.0 | V | 1 | | | No<br>V <sub>С</sub><br>V <sub>S</sub><br> Ou<br>Po<br>V <sub>С</sub> | Output transistor<br>Nch<br>$V_{DS}^{*3} = 0.5 \text{ V}$<br>$V_{SENSE} = 0.0 \text{ V}$ | V <sub>DD</sub> = 0.95 V | 0.50 | 1.00 | _ | mA | 3 | | | | | V <sub>DD</sub> = 1.2 V | 0.73 | 1.33 | _ | mA | 3 | | Output current | | | V <sub>DD</sub> = 2.4 V | 1.17 | 2.39 | _ | mA | 3 | | | | | V <sub>DD</sub> = 4.8 V | 1.49 | 2.50 | _ | mA | 3 | | | | Output transistor Pch | V <sub>DD</sub> = 4.8 V | 1.62 | 2.60 | _ | mA | 5 | | | | $V_{DS}^{*3} = 0.5 \text{ V}$<br>$V_{SENSE} = 10.0 \text{ V}$ | V <sub>DD</sub> = 6.0 V | 1.78 | 2.86 | _ | mA | 5 | | Detection<br>delay time*4 | t <sub>DET</sub> | V <sub>DD</sub> = 5.0 V | | _ | 40 | _ | μs | 4 | | Release | tororr | V <sub>DD</sub> = 5.0 V | $-V_{DET(S)} \le 2.4 \text{ V}$ | _ | 40 | _ | μs | 4 | | delay time* <sup>5</sup> | treset | טט <b>v</b> – טט <b>v</b> | 2.4 V < -V <sub>DET(S)</sub> | _ | 80 | _ | μs | 4 | | SENSE pin | D | $1.0 \text{ V} \le -V_{DET(S)} < 1.2 \text{ V}$ | / | 4.0 | 19.0 | 72.0 | $M\Omega$ | 2 | | resistance | RSENSE | $1.2 \text{ V} \le -\text{V}_{\text{DET(S)}} \le 5.0 \text{ V}$ | / | 4.8 | 30.0 | 189.0 | $M\Omega$ | 2 | <sup>\*1. -</sup>V<sub>DET</sub>: Actual detection voltage value, -V<sub>DET(S)</sub>: Set detection voltage value (the center value of the detection voltage range in **Table 4** or **Table 6**) **<sup>\*2.</sup>** The current flowing through the SENSE pin resistance is not included. <sup>\*3.</sup> V<sub>DS</sub>: Drain-to-source voltage of the output transistor **<sup>\*4.</sup>** The time period from when the pulse voltage of 6.0 V $\rightarrow$ -V<sub>DET(S)</sub> - 2.0 V or 0 V is applied to the SENSE pin to when V<sub>OUT</sub> reaches V<sub>DD</sub> / 2. <sup>\*5.</sup> The time period from when the pulse voltage of 0 V $\rightarrow$ -V<sub>DET(S)</sub> + 2.0 V or 6.0 V is applied to the SENSE pin to when V<sub>OUT</sub> reaches V<sub>DD</sub> / 2. ## **■ Test Circuits** Figure 5 Test Circuit 1 (Nch open-drain output product) Figure 6 Test Circuit 1 (CMOS output product) Figure 7 Test Circuit 2 Figure 8 Test Circuit 3 Figure 9 Test Circuit 4 (Nch open-drain output product) Figure 10 Test Circuit 4 (CMOS output product) Figure 11 Test Circuit 5 ## ■ Standard Circuits ## 1. Nch open-drain output product Figure 12 ## 2. CMOS output product Figure 13 Caution The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant. ## **■** Explanation of Terms ## 1. Detection voltage (-VDET) The detection voltage is a voltage at which the output in **Figure 16** or **Figure 17** turns to "L". The detection voltage varies slightly among products of the same specification. The variation of detection voltage between the specified minimum ( $-V_{DET}$ min.) and the maximum ( $-V_{DET}$ max.) is called the detection voltage range (Refer to **Figure 14**). Example: In the S-19103C18, the detection voltage is either one in the range of 1.733 V $\leq$ -V<sub>DET</sub> $\leq$ 1.867 V. This means that some S-19103C18 have -V<sub>DET</sub> = 1.733 V and some have -V<sub>DET</sub> = 1.867 V. #### 2. Release voltage (+VDET) The release voltage is a voltage at which the output in **Figure 16** or **Figure 17** turns to "H". The release voltage varies slightly among products of the same specification. The variation of release voltage between the specified minimum ( $+V_{DET}$ min.) and the maximum ( $+V_{DET}$ max.) is called the release voltage range (Refer to **Figure 15**). The release voltage ( $+V_{DET}$ ) is the same value as the actual detection voltage ( $-V_{DET}$ ) of a product. Example: For the S-19103C18, the release voltage is either one in the range of 1.733 V $\leq$ +V<sub>DET</sub> $\leq$ 1.867 V. This means that some S-19103C18 have +V<sub>DET</sub> = 1.733 V and some have +V<sub>DET</sub> = 1.867 V. Figure 14 Detection Voltage Figure 15 Release Voltage Figure 16 Test Circuit of Detection Voltage and Release Voltage (Nch open-drain output product) Figure 17 Test Circuit of Detection Voltage and Release Voltage (CMOS output product) #### 3. Feed-through current The feed-through current is a current that flows instantaneously to the VDD pin at the time of detection and release of a voltage detector. The feed-through current is large in CMOS output product, small in Nch open-drain output product. #### 4. Oscillation In applications where an input resistor is connected (**Figure 18**), taking a CMOS output (active "L") product for example, the feed-through current which is generated when the output goes from "L" to "H" (at the time of release) causes a voltage drop equal to [feed-through current] $\times$ [input resistance]. Since the VDD pin and the SENSE pin are shorted as in **Figure 18**, the SENSE pin voltage drops at the time of release. Then the SENSE pin voltage drops below the detection voltage and the output goes from "H" to "L". In this status, the feed-through current stops and its resultant voltage drop disappears, and the output goes from "L" to "H". The feed-through current is then generated again, a voltage drop appears, and repeating the process finally induces oscillation. Figure 18 Example for Bad Implementation Due to Detection Voltage Change Caution The release voltage is set to the same value as the detection voltage, since there is no hysteresis width in the S-19103/19109 Series. Therefore, the output goes from "H" to "L" if the power supply voltage (V<sub>DD</sub>) reaches the detection voltage. The voltage which once became to "L" goes from "L" to "H" again. This repeating process may induce oscillation as well. Perform thorough evaluation using the actual application. ## ■ Operation #### 1. Basic operation #### 1. 1 S-19103/19109 Series N type (1) When the power supply voltage (V<sub>DD</sub>) is the minimum operation voltage or higher, and the SENSE pin voltage (V<sub>SENSE</sub>) is the release voltage (+V<sub>DET</sub>) or higher, the Nch transistor is turned off to output V<sub>DD</sub> ("H") when the output is pulled up. At this time, the input voltage to the comparator is $\frac{(R_B+R_C) \bullet V_{SENSE}}{R_A+R_B+R_C}$ - (2) When V<sub>SENSE</sub> decreases to –V<sub>DET</sub> or lower (point A in **Figure 20**), the Nch transistor is turned on. And then V<sub>SS</sub> ("L") is output from the OUT pin after the elapse of the detection delay time (t<sub>DET</sub>). - (3) Even if $V_{SENSE}$ further decreases to the IC's minimum operation voltage or lower, the output from the OUT pin is stable when $V_{DD}$ is minimum operation voltage or higher. - (4) Even if V<sub>SENSE</sub> increases, V<sub>SS</sub> is output when V<sub>SENSE</sub> is lower than +V<sub>DET</sub>. - (5) When $V_{SENSE}$ increases to $+V_{DET}$ or higher (point B in **Figure 20**), the Nch transistor is turned off. And then $V_{DD}$ is output from the OUT pin after the elapse of the release delay time ( $t_{RESET}$ ) when the output is pulled up. ## \*1. Parasitic diode Figure 19 Operation of S-19103/19109 Series N Type Remark The release voltage is set to the same value as the detection voltage, since there is no hysteresis width. Figure 20 Timing Chart of S-19103/19109 Series N Type ### 1. 2 S-19103/19109 Series C type (1) When the power supply voltage (V<sub>DD</sub>) is the minimum operation voltage or higher, and the SENSE pin voltage (V<sub>SENSE</sub>) is the release voltage (+V<sub>DET</sub>) or higher, the Nch transistor is turned off and the Pch transistor is turned on to output V<sub>DD</sub> ("H"). At this time, the input voltage to the comparator is $\frac{(R_B + R_C) \bullet V_{SENSE}}{R_A + R_B + R_C}$ - (2) When V<sub>SENSE</sub> decreases to -V<sub>DET</sub> or lower (point A in **Figure 22**), the Nch transistor is turned on and the Pch transistor is turned off. And then V<sub>SS</sub> ("L") is output from the OUT pin after the elapse of the detection delay time (t<sub>DET</sub>). - (3) Even if V<sub>SENSE</sub> further decreases to the IC's minimum operation voltage or lower, the output from the OUT pin is stable when V<sub>DD</sub> is minimum operation voltage or higher. - (4) Even if V<sub>SENSE</sub> increases, V<sub>SS</sub> is output when V<sub>SENSE</sub> is lower than +V<sub>DET</sub>. - (5) When V<sub>SENSE</sub> increases to +V<sub>DET</sub> or higher (point B in **Figure 22**), the Nch transistor is turned off and the Pch transistor is turned on. And then V<sub>DD</sub> is output from the OUT pin after the elapse of the release delay time (t<sub>RESET</sub>). \*1. Parasitic diode Figure 21 Operation of S-19103/19109 Series C Type Remark The release voltage is set to the same value as the detection voltage, since there is no hysteresis width. Figure 22 Timing Chart of S-19103/19109 Series C Type #### 2. SENSE pin #### 2. 1 Error when detection voltage is set externally By connecting a node that was resistance-divided by the resistor (R<sub>A</sub>) and the resistor (R<sub>B</sub>) to the SENSE pin as seen in **Figure 23**, the detection voltage can be set externally. For conventional products without the SENSE pin, R<sub>A</sub> cannot be too large since the resistance-divided node must be connected to the VDD pin. This is because a feed-through current will flow through the VDD pin when it goes from detection to release, and if R<sub>A</sub> is large, problems such as oscillation may occur. In the S-19103/19109 Series, $R_A$ and $R_B$ are easily made larger since the resistance-divided node can be connected to the SENSE pin through which no feed-through current flows. However, be careful of error in the current flowing through the internal resistance ( $R_{SENSE}$ ) that will occur. Although $R_{\text{SENSE}}$ in the S-19103/19109 Series is large (4 M $\Omega$ min.) to make the error small, $R_{\text{A}}$ and $R_{\text{B}}$ should be selected such that the error is within the allowable limits. #### 2. 2 Selection of RA and RB In **Figure 23**, the relation between the external setting detection voltage $(V_{DX})$ and the actual detection voltage $(-V_{DET})$ is ideally calculated by the equation below. $$V_{DX} = -V_{DET} \times \left(1 + \frac{R_A}{R_B}\right) \qquad \cdots (1)$$ However, in reality there is an error in the current flowing through RSENSE. When considering this error, the relation between V<sub>DX</sub> and –V<sub>DET</sub> is calculated as follows. $$V_{DX} = -V_{DET} \times \left(1 + \frac{R_A}{R_B \parallel R_{SENSE}}\right)$$ $$= -V_{DET} \times \left(1 + \frac{R_A}{R_B \times R_{SENSE}}\right)$$ $$= -V_{DET} \times \left(1 + \frac{R_A}{R_B}\right) + \frac{R_A}{R_{SENSE}} \times -V_{DET} \qquad \cdots (2)$$ By using equations (1) and (2), the error is calculated as $-V_{DET} \times \frac{R_A}{R_{SENSE}}$ The error rate is calculated as follows by dividing the error by the right-hand side of equation (1). $$\frac{R_A \times R_B}{R_{SENSE} \times (R_A + R_B)} \times 100 \text{ [\%]} = \frac{R_A \parallel R_B}{R_{SENSE}} \times 100 \text{ [\%]} \qquad \cdots (3)$$ As seen in equation (3), the smaller the resistance values of $R_A$ and $R_B$ compared to $R_{SENSE}$ , the smaller the error rate becomes. Figure 23 Detection Voltage External Setting Circuit Caution 1. If parasitic resistance and parasitic inductance between $V_{DX}$ and point A and between point A and VDD pin are large, oscillation may occur. Perform thorough evaluation using the actual application. 2. If R<sub>A</sub> and R<sub>B</sub> are large, the SENSE pin input impedance becomes higher and may cause a malfunction due to noise. In this case, connect a capacitor between the SENSE pin and the VSS pin. #### 2. 3 Power on sequence Apply power in the order, the VDD pin then the SENSE pin. As seen in **Figure 24**, when $V_{SENSE} \ge +V_{DET}$ , the OUT pin output ( $V_{OUT}$ ) rises and the S-19103/19109 Series becomes the release status (normal operation). Figure 24 Caution If power is applied in the order the SENSE pin then the VDD pin, an erroneous release may occur even if V<sub>SENSE</sub> < +V<sub>DET</sub>. #### 2. 4 Precautions when shorting between the VDD pin and the SENSE pin #### 2. 4. 1 Input resistor Do not connect the input resistor (R<sub>A</sub>) when shorting between the VDD pin and the SENSE pin. A feed-through current flows through the VDD pin at the time of release. When connecting the circuit shown as **Figure 25**, the feed-through current of the VDD pin flowing through $R_A$ will cause a drop in $V_{SENSE}$ at the time of release. At that time, oscillation may occur if $V_{SENSE} \le -V_{DET}$ . Figure 25 ## 2. 4. 2 Parasitic resistance and parasitic capacitance Due to the difference in parasitic resistance and parasitic capacitance of the VDD pin and the SENSE pin, power may be applied to the SENSE pin first. Note that an erroneous release may occur if this happens (refer to "2.3 Power on sequence"). Caution In CMOS output product, make sure that the VDD pin input impedance does not become too high, regardless of the above. Since a feed-through current is large, a malfunction may occur if the VDD pin voltage changes greatly at the time of release. #### 2. 5 Malfunction when VDD falls As seen in **Figure 26**, note that if the VDD pin voltage ( $V_{DD}$ ) drops steeply below 1.2 V when $-V_{DET} < V_{SENSE} < -V_{DET} \times 1.05$ , erroneous detection may occur. When $V_{DD\_Low} \ge 1.2 \text{ V}$ , erroneous detection does not occur. When $V_{DD\_Low} < 1.2 \text{ V}$ , the more the $V_{DD}$ falling amplitude increases or the shorter the falling time becomes, the easier the erroneous detection. Perform thorough evaluation in actual application. Figure 26 The S-19103C50 example in Figure 27 shows an example of erroneous detection boundary conditions. Figure 27 Remark Test conditions Product name: S-19103C50 $V_{SENSE}$ : $-V_{DET(S)} + 0.1 V$ V<sub>DD\_High</sub>: VDD pin voltage before falling VDD\_Low: VDD pin voltage after falling (0.95 V) $\Delta V_{DD}$ : $V_{DD\_High} - V_{DD\_Low}$ $t_F : \qquad \qquad \text{Falling time of $V_{DD}$ from $V_{DD\_High} - \Delta V_{DD} \times 10\%$ to $V_{DD\_Low} + \Delta V_{DD} \times 10\%$}$ 20 ABLIC Inc. # AUTOMOTIVE, 105°C OPERATION, 10 V, SENSE-INPUT VOLTAGE DETECTOR Rev.1.3\_00 S-19103/19109 Series #### ■ Precautions - Do not apply an electrostatic discharge to this IC that exceeds the performance ratings of the built-in electrostatic protection circuit. - In CMOS output product of the S-19103/19109 Series, the feed-through current flows at the time of detection and release. If the VDD pin input impedance is high, malfunction may occur due to the voltage drop by the feed-through current when releasing. - In CMOS output product, oscillation may occur if a pull-down resistor is connected and falling speed of the SENSE pin voltage (Vsense) is slow near the detection voltage when the VDD pin and the SENSE pin are shorted. - When designing for mass production using an application circuit described herein, the product deviation and temperature characteristics of the external parts should be taken into consideration. ABLIC Inc. shall not bear any responsibility for patent infringements related to products using the circuits described herein. - ABLIC Inc. claims no responsibility for any disputes arising out of or in connection with any infringement by products including this IC of patents owned by a third party. ## ■ Characteristics (Typical Data) ## 1. Detection voltage (-V<sub>DET</sub>), Release voltage (+V<sub>DET</sub>) vs. Temperature (Ta) ## 2. Detection voltage (-V<sub>DET</sub>) vs. Power supply voltage (V<sub>DD</sub>) ### 3. Current consumption (I<sub>SS</sub>) vs. Power supply voltage (V<sub>DD</sub>) #### S-19103C10 #### S-19103C10 #### S-19103C24 #### S-19103C24 ## S-19103C50 #### S-19103C50 ### 4. Current consumption (I<sub>SS</sub>) vs. SENSE pin input voltage (V<sub>SENSE</sub>) #### S-19103C50 ## 5. Current consumption (Iss) vs. Temperature (Ta) #### 6. Nch transistor output current (Iout) - VDS #### 7. Pch transistor output current (I<sub>OUT</sub>) – V<sub>DS</sub> Remark V<sub>DS</sub>: Drain-to-source voltage of the output transistor ## 8. Nch transistor output current ( $I_{OUT}$ ) vs. Power supply voltage ( $V_{DD}$ ) # 9. Pch transistor output current ( $I_{OUT}$ ) vs. Power supply voltage ( $V_{DD}$ ) ## 10. Minimum operation voltage (V<sub>DD</sub>) vs. Power supply voltage (V<sub>DD</sub>) ## 11. Minimum operation voltage (Vout) vs. SENSE pin input voltage (Vsense) Remark V<sub>DS</sub>: Drain-to-source voltage of the output transistor ## 12. Dynamic response vs. Output pin capacitance (Cout) - \*1. V<sub>IH</sub> = 10 V - \*2. V<sub>IL</sub> = 0.95 V Figure 29 Test Condition of Response Time Figure 30 Test Circuit of Response Time (Nch open-drain output product) Figure 31 Test Circuit of Response Time (CMOS output product) Caution The above connection diagram and constant will not guarantee successful operation. Perform thorough evaluation using the actual application to set the constant. ## **■** Power Dissipation ## SOT-23-5 | Board | Power Dissipation (P <sub>D</sub> ) | |-------|-------------------------------------| | Α | 0.52 W | | В | 0.63 W | | С | _ | | D | _ | | Е | _ | # **SOT-23-3/3S/5/6** Test Board ## (1) Board A | Item | | Specification | | | |--------------------------|------|---------------------------------------------|--|--| | Size [mm] | | 114.3 x 76.2 x t1.6 | | | | Material | | FR-4 | | | | Number of copper foil la | ayer | 2 | | | | | 1 | Land pattern and wiring for testing: t0.070 | | | | Copper foil layer [mm] | 2 | - | | | | Copper foil layer [min] | 3 | - | | | | | 4 | 74.2 x 74.2 x t0.070 | | | | Thermal via | | - | | | ## (2) Board B | Item | | Specification | | | |--------------------------|------|---------------------------------------------|--|--| | Size [mm] | | 114.3 x 76.2 x t1.6 | | | | Material | | FR-4 | | | | Number of copper foil la | ayer | 4 | | | | | 1 | Land pattern and wiring for testing: t0.070 | | | | Copper foil layer [mm] | 2 | 74.2 x 74.2 x t0.035 | | | | Copper foil layer [min] | 3 | 74.2 x 74.2 x t0.035 | | | | | 4 | 74.2 x 74.2 x t0.070 | | | | Thermal via | | - | | | No. SOT23x-A-Board-SD-2.0 ## No. MP005-A-P-SD-1.3 | TITLE | SOT235-A-PKG Dimensions | | | | | |------------|-------------------------|--|--|--|--| | No. | MP005-A-P-SD-1.3 | | | | | | ANGLE | <b>\$</b> = | | | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ABLIC Inc. | | | | | | | TITLE | SOT235-A-Carrier Tape | | | | |------------|-----------------------|--|--|--| | No. | MP005-A-C-SD-2.1 | | | | | ANGLE | | | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | | | | | ABLIC Inc. | | | | | | TITLE | SOT235-A-Reel | | | | | |------------|------------------|--|--|--|--| | No. | MP005-A-R-SD-1.1 | | | | | | ANGLE | QTY. 3,000 | | | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | | | | | | | | | ABLIC Inc. | | | | | | ## **Disclaimers (Handling Precautions)** - 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice. - 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design. - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein. - 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein. - 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges. - 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use. - 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures. - 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes. - 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments. - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products. - 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction. - The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility. - 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use. - 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc. - 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used. - 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc. - 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative. - 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.