# S-19952/19953 Series **AUTOMOTIVE, 125°C OPERATION,** 5.5 V INPUT, 600 mA, POWER GOOD, SYNCHRONOUS STEP-DOWN SWITCHING REGULATOR www.ablic.com © ABLIC Inc., 2023-2024 Rev. 1.1 01 This IC is a secondary step-down switching regulator developed using CMOS process technologies with a built-in Power Good function. PWM control (S-19952 Series) or PWM / PFM switching control (S-19953 Series) can be selected as an option. S-19952 Series, which features PWM control, can be used without interfering with AM radio bands. Since the S-19953 Series, which features PWM / PFM switching control, operates with PWM control under heavy load and automatically switches to PFM control under light load. It achieves high-efficiency operation in accordance with the device's status. This IC is implemented as a small package and can comprise an application circuit with a coil and two capacitors at the minimum configuration. Since the switching frequency is as high as 2.25 MHz, and the peripheral parts can be made compact, the IC is suitable for space-saving uses. ABLIC Inc. offers FIT rate calculated based on actual customer usage conditions in order to support customer functional safety For more information regarding our FIT rate calculation, contact our sales representatives. Caution This product can be used in vehicle equipment and in-vehicle equipment. Before using the product for these purposes, it is imperative to contact our sales representatives. #### ■ Features 2.7 V to 5.5 V • Input voltage: • Output voltage: • Output current: 600 mA • VOUT pin detection voltage accuracy: • Efficiency: · Oscillation frequency: • Overcurrent protection function: • Thermal shutdown function: • Short-circuit protection function: • 100% duty cycle operation • Output discharge function: • Power Good function: • Soft-start function: Under voltage lockout function (UVLO): • Input and output capacitors: • Operation temperature range: • Lead-free (Sn 100%), halogen-free • AEC-Q100 in process\*1 0.8 V to 3.3 V $\pm 1.5\%$ (T<sub>i</sub> = -40°C to +125°C) 95% 2.25 MHz typ. 170°C typ. (detection temperature) Hiccup control, Latch control "Available " / "Unavailable " is selectable. Nch open-drain output 0.35 ms typ. 2.43 V typ. (detection voltage) Ceramic capacitor compatible $Ta = -40^{\circ}C \text{ to } +125^{\circ}C$ ## ■ Applications - Secondary power supply for automotive equipment - Camera module - For automotive use (engine, transmission, suspension, ABS, related-devices for EV / HEV / PHEV, etc.) - 1.1 A typ. (pulse-by-pulse method) Constant-voltage power supply for electrical application for vehicle interior #### ■ Packages - HTMSOP-8 (under development) $(2.9 \text{ mm} \times 4.0 \text{ mm} \times t0.8 \text{ mm max.})$ - HSNT-8(1616)B $(1.6 \text{ mm} \times 1.6 \text{ mm} \times \text{t0.41 mm max.})$ \*1. Contact our sales representatives for details. ## **■** Typical Application Circuit #### PVIN PG Vout SW $\mathfrak{m}$ VIN Vin CIN **VOUT** ΕN Соит VSS **PVSS** 777 ## **■** Efficiency ## ■ Block Diagrams ### 1. S-19952 Series (PWM control) - \*1. Parasitic diode - \*2. Discharge switch Figure 1 ### 2. S-19953 Series (PWM / PFM switching control) - \*1. Parasitic diode - \*2. Discharge switch Figure 2 2 ABLIC Inc. #### ■ AEC-Q100 in Process Contact our sales representatives for details of AEC-Q100 reliability specification. #### ■ Product Name Structure #### 1. Product name - **\*1.** Refer to the tape drawing. - \*2. Refer to "2. Function list of product types". #### 2. Function list of product types Table 1 | Product Type | Oscillation Frequency | Output Discharge Function*1 | Short-circuit Protection Function | |--------------|-----------------------|-----------------------------|-----------------------------------| | Е | 2.25 MHz | Available | Hiccup control | | F | 2.25 MHz | Available | Latch control | | G | 2.25 MHz | Unavailable | Hiccup control | | Н | 2.25 MHz | Unavailable | Latch control | <sup>\*1.</sup> Refer to "12. Output Discharge Function" in "■ Operation" #### 3. Packages Table 2 Package Drawing Codes | Package Name | Dimension | Tape | Reel | Land | |---------------|--------------|--------------|--------------|--------------| | HTMSOP-8 | FP008-A-P-SD | FP008-A-C-SD | FP008-A-R-SD | FP008-A-L-SD | | HSNT-8(1616)B | PY008-B-P-SD | PY008-B-C-SD | PY008-B-R-SD | PY008-B-L-SD | ## Rev.1.1\_01 ### ■ Pin Configurations #### 1. HTMSOP-8 (under development) | | Table 3 | | | | | | |---------|---------|-----------------------------------------------|--|--|--|--| | Pin No. | Symbol | Description | | | | | | 1 | PVSS*2 | Power GND pin | | | | | | 2 | SW | External inductor connection pin | | | | | | 3 | VSS*2 | GND pin | | | | | | 4 | VOUT | Output voltage monitor pin | | | | | | 5 | PG*3 | Power Good output pin (Nch open-drain output) | | | | | | 6 | EN*4 | Enable pin (active "H") | | | | | | 7 | VIN*5 | Power supply pin (analog) | | | | | | 8 | PVIN*5 | Power supply pin (power) | | | | | - **\*1.** Connect the heat sink of backside at shadowed area to the board, and set electric potential GND. However, do not use it as the function of electrode. - \*2. Connect the PVSS and VSS pins to the board, and set electric potential GND. - **\*3.** If the PG pin is unused, open it or connect to GND. If the PG pin is used, pull it up with a resistor. - **\*4.** Do not float the EN pin. Pull it up to the VIN pin or connect to GND. - \*5. Connect the VIN and PVIN pins on the board. #### 2. HSNT-8(1616)B | | Table 4 | | | | | |---------|--------------------|-----------------------------------------------|--|--|--| | Pin No. | Symbol | Description | | | | | 1 | PVSS*2 | Power GND pin | | | | | 2 | SW | External inductor connection pin | | | | | 3 | VSS*2 | GND pin | | | | | 4 | VOUT | Output voltage monitor pin | | | | | 5 | PG*3 | Power Good output pin (Nch open-drain output) | | | | | 6 | EN*4 | Enable pin (active "H") | | | | | 7 | VIN*5 | Power supply pin (analog) | | | | | 8 | PVIN <sup>*5</sup> | Power supply pin (power) | | | | Figure 4 - **\*1.** Connect the heat sink of backside at shadowed area to the board, and set electric potential GND. However, do not use it as the function of electrode. - \*2. Connect the PVSS and VSS pins to the board, and set electric potential GND. - **\*3.** If the PG pin is unused, open it or connect to GND. If the PG pin is used, pull it up with a resistor. - \*4. Do not float the EN pin. Pull it up to the VIN pin or connect to GND. \*5. Connect the VIN and PVIN pins on the board. 4 ABLIC Inc. ## ■ Absolute Maximum Ratings Table 5 (Unless otherwise specified: Ta = +25°C, $V_{SS} = V_{PVSS} = 0$ V, $V_{IN} = V_{PVIN}$ ) | ltem | Symbol | Absolute Maximum Ratings | Unit | |-------------------------------|------------------|---------------------------------------------------------|------| | VIN pin voltage | Vin | $V_{SS} - 0.3$ to $V_{SS} + 6.5$ | V | | EN pin voltage | V <sub>EN</sub> | $V_{SS} - 0.3$ to $V_{SS} + 6.5$ | V | | PG pin voltage | $V_{PG}$ | $V_{SS} - 0.3$ to $V_{SS} + 6.5$ | V | | PVIN pin voltage | $V_{PVIN}$ | $V_{SS} - 0.3$ to $V_{SS} + 6.5$ | V | | VOUT pin voltage | Vouт | $V_{SS} - 0.3$ to $V_{SS} + 6.5$ | V | | CVM i It | | $V_{SS} - 0.3$ to $V_{IN} + 0.3 \le V_{SS} + 6.5$ | | | SW pin voltage | Vsw | $V_{SS} - 2$ to $V_{IN} + 2 \le V_{SS} + 6.5$ (< 20 ns) | V | | Junction temperature | Tj | -40 to +150 | °C | | Operation ambient temperature | Topr | -40 to +125 | °C | | Storage temperature | T <sub>stg</sub> | -40 to +150 | °C | Caution The absolute maximum ratings are rated values exceeding which the product could suffer physical damage. These values must therefore not be exceeded under any conditions. #### **■** Thermal Resistance Value Table 6 | Table 6 | | | | | | | | |------------------------------------------|------------------------------------|---------------|---------|---------|------|------|------| | Item | Symbol | Conditi | on | Min. | Тур. | Max. | Unit | | | | HTMSOP-8 | Board A | 1 | 159 | 1 | °C/W | | | | | Board B | 1 | 113 | I | °C/W | | | ance <sup>*1</sup> θ <sub>JA</sub> | | Board C | 1 | 39 | I | °C/W | | | | | Board D | 1 | 40 | I | °C/W | | | | | Board E | 1 | 30 | I | °C/W | | Junction-to-ambient thermal resistance*1 | | нsnt-8(1616)В | Board A | _ | 214 | - | °C/W | | | | | Board B | _ | 172 | - | °C/W | | | | | Board C | _ | 52 | - | °C/W | | | | | Board D | - | 55 | - | °C/W | | | | | | Board E | _ | 43 | _ | <sup>\*1.</sup> Test environment: compliance with JEDEC STANDARD JESD51-2A Remark Refer to "■ Power Dissipation" and "Test Board" for details. ### ■ Recommended Operation Conditions Table 7 | | | Table 1 | | | | | |------------------------------------|------------------|-----------|------|------|------|------| | Item | Symbol | Condition | Min. | Тур. | Max. | Unit | | Output current | l <sub>out</sub> | - | _ | _ | 0.6 | Α | | Effective output capacitance value | Соит | - | 5 | 10 | 20 | μF | | Effective inductance value | L | _ | 1.05 | 2.2 | 3.0 | μΗ | Remark Refer to Table 12 in "■ External Parts Selection" for details on recommended values. #### **■** Electrical Characteristics Table 8 $(V_{IN} = V_{PVIN} = 5.0 \ V^{*1}, \ T_j = -40 ^{\circ} C \ to \ +125 ^{\circ} C \ unless \ otherwise \ specified)$ | Item | Symbol | ( | $\frac{\text{VPVIN} - 3.0 \text{ V}}{\text{Condition}}$ | Min. | Тур. | Max. | Unit | |------------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|---------------------|--------------------------------|------| | Operating input voltage | Vin | V <sub>IN</sub> = V <sub>PVIN</sub> | | 2.7 | _ | 5.5 | V | | Current consumption during shutdown | Isss | | √*1, V <sub>EN</sub> = V <sub>SW</sub> = 0 V | - | 0.1 | 18 | μΑ | | Current consumption during | Iss | S-19952 Series | S-19952 Series $V_{OUT} \le V_{OUT(S)} \times 0.95$ , Power supply current*1, $V_{EN} = 5.0 \text{ V}$ | | 0.33 | - | mA | | switching off | 100 | S-19953 Series | $V_{OUT} \ge V_{OUT(S)} \times 1.05$ ,<br>Power supply current*1,<br>$V_{EN} = 5.0 \text{ V}$ | - | 38 | 80 | μΑ | | UVLO detection voltage | V <sub>UVLO-</sub> | V <sub>IN</sub> = V <sub>PVIN</sub> *1, fallir | ng | 2.3 | 2.43 | 2.55 | V | | UVLO release voltage | V <sub>UVLO+</sub> | V <sub>IN</sub> = V <sub>PVIN</sub> *1, risin | g | 2.4 | 2.53 | 2.65 | V | | Maximum duty ratio | MaxDuty | | _ | 100 | _ | - | % | | Soft-start time | tss | Time after $V_{EN} = V_{OUT(S)} \times V_{OUT(S)}$ | $V_{SL} ightarrow V_{SH}$ is applied until $V_{OUT}$ 90% is reached | 0.18 | 0.35 | 0.65 | ms | | High side power | D | HTMSOP-8 (unde | er development), Isw = 100 mA | _ | 0.17 | 0.275 | Ω | | MOS FET on-resistance | RHFET | HSNT-8(1616)B, | I <sub>SW</sub> = 100 mA | _ | 0.155 | 0.25 | Ω | | Low side power | D | HTMSOP-8 (unde | er development), Isw = -100 mA | _ | 0.13 | 0.245 | Ω | | MOS FET on-resistance | R <sub>LFET</sub> | HSNT-8(1616)B, | I <sub>SW</sub> = -100 mA | _ | 0.12 | 0.22 | Ω | | Limit current | I <sub>LIM</sub> | High side power N | MOS FET peak current value | 0.85 | 1.1 | 1.35 | Α | | High level input voltage | V <sub>SH</sub> | EN pin, V <sub>IN</sub> = 2.7 V to 5.5 V | | 2.0 | _ | - | V | | Low level input voltage | V <sub>SL</sub> | EN pin, V <sub>IN</sub> = 2.7 V to 5.5 V | | _ | _ | 0.8 | V | | High level input current | I <sub>SH</sub> | EN pin, $V_{IN} = V_{PVIN} = 5.5 \text{ V}^{*1}$ , $V_{EN} = V_{IN}$ | | 0.3 | 1.3 | 5 | μΑ | | Low level input current | I <sub>SL</sub> | EN pin, $V_{IN} = V_{PVIN} = 5.5 \text{ V}^{*1}$ , $V_{EN} = 0 \text{ V}$ | | -0.1 | - | 0.1 | μΑ | | Output voltage*2 | V <sub>OUT(E)</sub> | I During DWW charation lour = 1 m/ | | $\begin{array}{c} V_{\text{OUT(S)}} \\ \times 0.985 \end{array}$ | V <sub>OUT(S)</sub> | V <sub>OUT(S)</sub><br>× 1.015 | ٧ | | PWM operation oscillation frequency | fosc | - | | 2.025 | 2.25 | 2.475 | MHz | | SW pin leakage current "H" | Іѕwн | V <sub>IN</sub> = V <sub>PVIN</sub> = 5.5 V*1, V <sub>SW</sub> = 0 V,<br>Hgh side power MOS FET OFF,<br>Low side power MOS FET OFF | | -16 | ı | - | μΑ | | SW pin leakage current "L" | IswL | V <sub>IN</sub> = V <sub>PVIN</sub> = 5.5 V*1, V <sub>SW</sub> = 5.5 V, High side power MOS FET OFF, Low side power MOS FET OFF, discharge switch OFF | | - | ı | 16 | μΑ | | SW pin discharge switch resistance value | RDCHG | Discharge switch | ON, $V_{IN} = V_{PVIN} = 5.5 V^{*1}$ | _ | 95 | 200 | Ω | | Power Good detection | TH <sub>PG_UR</sub> | V <sub>OUT(E)</sub> ratio, VOUT falling | | _ | 110 | _ | % | | threshold*3 | TH <sub>PG_LR</sub> | V <sub>OUT(E)</sub> ratio, VOUT rising | | | 90 | _ | % | | Power Good release | TH <sub>PG_UF</sub> | V <sub>OUT(E)</sub> ratio, VOU | IT rising | _ | 114 | _ | % | | threshold*3 | TH <sub>PG_LF</sub> | V <sub>OUT(E)</sub> ratio, VOUT falling | | _ | 86 | _ | % | | PG pin low level voltage | V <sub>PG</sub> | $V_{IN} = V_{PVIN} = 5.5$ | √*1, I <sub>PG</sub> = 2 mA | _ | - | 0.4 | V | | PG pin leakage current | I <sub>PG</sub> | | | _ | _ | 1 | μΑ | | Thermal shutdown detection temperature | T <sub>SD</sub> | Junction tempera | ture | _ | 170 | _ | °C | | Thermal shutdown release temperature | T <sub>SR</sub> | Junction tempera | ture | _ | 145 | _ | °C | <sup>\*1</sup> Short the VIN and PVIN pins on the board. <sup>\*2</sup> $V_{OUT(S)}$ : Set output voltage, $V_{OUT(E)}$ : Actual output voltage <sup>\*3</sup> When the soft start function is working, the Power Good function is disabled, and the PG pin is pulled down regardless of V<sub>OUT</sub>. When the soft start function operation ends, the Power Good function is enabled. ### Operation #### 1. Overview of operation This IC adopts the current mode control. By comparing the current feedback signal which has slope compensation added to the current flows through the high side power MOS FET with the output signal of error amplifier, the duty ratio of the SW pin is determined. Using the negative feedback loop configured, the error amplifier output signal is maintained at the value that internal reference voltage $V_{\text{REF}}$ and the feedback voltage from the VOUT pin will be equalized. #### 2. PWM control (S-19952 Series) The S-19952 Series operates with the pulse width modulation method (PWM) regardless of the extent of load current and allows the switching frequency to stabilize. #### 3. PWM / PFM switching control (S-19953 Series) The S-19953 Series automatically switches between PWM and pulse frequency modulation method (PFM) according to the load current. PFM control is selected when under light load, and the pulse will skip according to the load current. This reduces self-current consumption and improves efficiency when under light load. In addition, our distinctive PWM / PFM switching control technology enables constant voltage output without generating excessive ripple voltage in $V_{OUT}$ during PFM control. For PFM control, the output current value to be switched is set to $I_{OUT}$ = 120 mA typ. #### 4. 100% duty cycle operation The high side power MOS FET allows for 100% duty cycle operation. Even when the input voltage $(V_{IN})$ is lowered up to the output voltage $(V_{OUT(E)})$ , the high side power MOS FET is kept on and current can be supplied to the load. The output voltage at this time is the input voltage from which the voltage drop due to the DC resistance of the inductor and the on-resistance of the high side power MOS FET are subtracted. If set output voltage $(V_{OUT(S)})$ is high and $V_{IN}$ is low, the short-circuit protection function may operate. #### 5. Under voltage lockout function (UVLO) This IC has a built-in UVLO circuit to prevent the IC from malfunctioning due to a transient status at power-on or a momentary drop in the supply voltage. When UVLO status is detected, the high side power MOS FET and the low side power MOS FET will turn off and switching operation will stop. The soft-start function is reset if UVLO status is detected once and is restarted by releasing the UVLO status. Note that the internal circuits operate when UVLO status is detected, and the status is different from the disabled status. Also, there is a hysteresis width of approximately 0.1 V typ. for detection and release voltages to avoid malfunctions due to generation of noise, etc. in the input voltage. #### 6. EN pin This pin controls IC operation or stop. When the EN pin is set to "L", the operation of all internal circuits, including the high side power MOS FET, is stopped, reducing current consumption. If the output discharging function is available, the discharging switch connected to the SW pin works. When not using the EN pin, connect it to the VIN pin. If the EN pin is open, it is pulled down to "L" level depending on the built-in current source. Table 9 | EN Pin | Internal Circuit | |--------|---------------------------| | "H" | Enable (normal operation) | | "L" | Disable (power off) | # 7. Thermal shutdown function This IC has a built-in thermal shutdown circuit to limit overheating. When the junction temperature increases to 170°C typ., the thermal shutdown circuit becomes the detection status, and the switching operation is stopped. When the junction temperature decreases to 145°C typ., the thermal shutdown circuit becomes the release status, and the switching operation is restarted. The detection temperature and release temperature have a hysteresis width of 25°C typ. If the thermal shutdown circuit becomes the detection status due to self-heating, the switching operation is stopped and output voltage ( $V_{OUT}$ ) decreases. For this reason, the self-heating is limited and the temperature of the IC decreases. The thermal shutdown circuit becomes release status when the temperature of the IC decreases, and the switching operation is restarted, thus the self-heating is generated again. Repeating this procedure makes the waveform of $V_{OUT}$ into a pulse-like form. Note that the product may suffer physical damage such as deterioration if the above phenomenon occurs continuously. Consider usage conditions carefully. Switching operation stop and restart can be suppressed by either setting the EN pin to "L", lowering the output current ( $I_{OUT}$ ) to reduce internal power consumption, or decreasing the ambient temperature. Since the thermal shutdown circuit is in detection state and the internal circuits are working, it is different from disable status. If the junction temperature is not equal to or lower than the release temperature when the IC starts, switching operation stops until the junction temperature becomes equal to or lower than the release temperature. Table 10 | Thermal Shutdown Circuit | Vouт | Output Discharge Switch | |--------------------------|-----------------------------------|-------------------------| | Release: 145°C typ.*1 | Constant value*2 | OFF | | Detection: 170°C typ.*1 | Pulled down to V <sub>SS</sub> *3 | ON | <sup>\*1.</sup> Junction temperature Caution If the heat dissipation of the application is not good, self-heating cannot be restricted immediately, and the IC may be destroyed. The actual application should be evaluated carefully to verify that there is no problem. #### 8. Overcurrent protection function This IC has a built-in overcurrent protection circuit to prevent IC destruction due to overload or magnetic saturation of an inductor. The overcurrent protection circuit performs pulse-by-pulse overcurrent protection that monitors the current of the high-side power MOS FET for each cycle of switching operation. When a current reaching or exceeding the limit current (I<sub>LIM</sub>) flows through the high side power MOS FET, the high side power MOS FET is turned off. When the next switching cycle starts, the high side power MOS FET is turned on. If the current value continues to remain at I<sub>LIM</sub> or higher, the high side power MOS FET is turned off again, repeating this series of operation. Meanwhile, when the current, which flows through the high side power MOS FET, falls to I<sub>LIM</sub> or lower, this IC will return to the normal operation. When the slope of inductor current is large, $I_{LIM}$ may appear to increase due to the delay time of overcurrent protection circuit. This phenomenon tends to occur when low-inductance inductor is used or when the voltage difference between $V_{IN}$ and $V_{OUT}$ is large. #### 9. Frequency foldback function The frequency foldback function reduces the oscillation frequency in proportion to $V_{OUT}$ when VOUT pin voltage is $V_{OUT(E)} \times 0.8$ V typ. or lower. Refer to "10. Short-circuit protection function" for details. The frequency foldback function in this IC sets to invalid when the soft-start function is operating. If the VOUT pin voltage is equal to or greater than $V_{\text{OUT}(E)} \times 0.84 \text{ V}$ typ., the IC works at the PWM operation oscillation frequency (fosc). If the output current increases when there is a little difference between the input and output voltages, a voltage drop occurs due to ON resistance of the high-side power MOS FET, and the VOUT pin voltage may be equal to or less than the frequency foldback detection threshold. <sup>\*2.</sup> A constant value is output due to regulating operation based on the internal resistance. <sup>\*3.</sup> Vout is pulled down to Vss due to the VOUT pin resistance and a load. #### 10. Short-circuit protection function #### 10. 1 Hiccup control E, G type of this IC has a built-in short-circuit protection function for Hiccup control. The hiccup control is a method for periodically carrying out automatic recovery when the IC detects overcurrent and stops the switching operation. #### 10. 1. 1 When overload status is released - <1> Overcurrent detection - <2> After detection of the VOUT pin voltage (V<sub>OUT</sub>) < V<sub>OUT(E)</sub> × 0.8 V typ., frequency foldback function becomes valid. - <3> Detection of V<sub>OUT</sub> < V<sub>OUT(E)</sub> × 0.62 V typ. - <4> 0.27 ms elapse - <5> Switching operation stop (for 18 ms typ.) (short-circuit protection detection status) - <6> Overload status release - <7> The IC restarts, soft-start function starts. In this case, it is unnecessary to input an external reset signal for restart. - <8> V<sub>OUT</sub> reaches V<sub>OUT(E)</sub> × 0.9 V typ. after 0.25 ms typ. elapses. #### \*1. Inductor current Figure 5 #### 10. 1. 2 When overload status continues - <1> Overcurrent detection - <2> After detection of $V_{OUT}$ < $V_{OUT(E)} \times 0.8 \text{ V}$ typ, frequency foldback function becomes valid. - <3> Detection of $V_{OUT} < V_{OUT(E)} \times 0.62 \text{ V typ.}$ - <4> 0.27 ms elapse - <5> Switching operation stop (for 18 ms typ.) (short-circuit protection detection status) - <6> The IC restarts, soft-start function starts. - <7> The status returns to <3> when overload status continues after 0.25 ms typ. elapses. #### \*1. Inductor current Figure 6 #### 10. 2 Latch control F, H type of this IC has a built-in short-circuit protection function for Latch control. The latch control is a method for maintaining the Latch status when the IC detects overcurrent and stops the switching operation. - <1> Overcurrent detection - <2> After detection of V<sub>OUT</sub> < V<sub>OUT(E)</sub> × 0.8 V typ., frequency foldback function becomes valid. - <3> Detection of $V_{OUT} < V_{OUT(E)} \times 0.62 \text{ V typ.}$ - <4> 0.27 ms elapse - <5> Switching operation stop (short-circuit protection detection status) \*1. Inductor current Figure 7 In addition, Latch status is reset under the following conditions. - At UVLO detection - When the EN pin changes from "H" to "L". #### 11. Pre-bias compatible soft-start function This IC has a built-in pre-bias compatible soft-start circuit. If the pre-bias compatible soft-start circuit starts when electrical charge remains in the output voltage (Vout) because of power supply restart, etc., or when Vout is biased beforehand (pre-bias status), switching operation is stopped until the internal soft-start voltage exceeds the feedback voltage from VOUT pin, and then Vout is maintained. If the soft-start voltage exceeds the feedback voltage from VOUT pin, switching operation will restart and Vout will rise to the output voltage setting value (Vout(s)). This allows Vout(s) to be reached without lowering the pre-biased Vout. In soft-start circuits which are not pre-bias compatible, a large current flows as a result of the discharge of the residual electric charge in Cout through the low side power MOS FET when switching operation starts, which could cause damage to the IC, however in a pre-bias compatible soft-start circuit, the IC is protected from the large current when switching operation starts, and it makes power supply design for the application circuit simpler. In this IC, $V_{\text{OUT}}$ reaches $V_{\text{OUT}(S)}$ gradually due to the soft-start circuit. In the following cases, rush current and $V_{\text{OUT}}$ overshoot are reduced. - When the EN pin changes from "L" to "H". - When UVLO operation is released.\*1 - When thermal shutdown is released.\*1 - When recovering from Short-circuit protection detection status\*1 The soft-start circuit starts operating after "H" is input to the EN pin and the soft-start wait time ( $t_{SSW}$ ) = 0.08 ms typ. elapses. The time after $V_{OUT}$ starts rising until $V_{OUT(S)} \times 90\%$ is reached is set internally to 0.25 ms typ. Figure 8 ### 12. Output discharge function The ICs of type E and F have an output discharging function to discharge output capacitor $C_{OUT}$ . When the EN pin = "L", the 95 $\Omega$ typ. output discharging switch connected to the SW pin turns on and discharges $C_{OUT}$ . <sup>\*1.</sup> In this case, the soft-start wait time is eliminated. #### 13. Power Good function This IC has the Power Good function for Nch open drain output to monitor output voltage (Vout). If $V_{\text{OUT}}$ is within the Power Good detection threshold, the Nch transistor at the PG pin turns off and outputs "H". If $V_{\text{OUT}}$ deviates from the Power Good release threshold, the Nch transistor at the PG pin turns on, the PG pin is pulled down, and outputs "L". Also, the PG pin is pulled down and "L" is output in the following cases. - The EN pin is at "L" level - UVLO is detected - · Thermal shutdown is detected - Soft start operates If "L" is output, it is pulled down with 70 $\Omega$ typ., and when it is pulled up with a power supply, the pull-up resistance is about 3 k $\Omega$ to 100 k $\Omega$ . The detection threshold and the release threshold have a hysteresis width of 4% typ. The Power Good response time has a 10 $\mu$ s typ. response delay time for both detection and release. The PG pin is pulled up with an external resistor, but the application voltage must not exceed the absolute maximum rating. If Power Good output is not used, connect it to open or GND. Sequence operations can be performed by connecting the PG pin to the EN pin of other S-19952/19953Series, S-19954/19955 Series. Table 11 | | Power Good output | | |-------------------------------------------------------|--------------------------------------------------------------------------|--------------| | | Vouт ≥ Vout(E) × THPG_UF (114% typ.), Vout rising | "L" | | During operation (V <sub>EN</sub> ≥ V <sub>SH</sub> ) | Vouт ≤ Vout(E) × THPG_UR (110% typ.), Vout falling | "H" (High-Z) | | | $V_{OUT} \ge V_{OUT(E)} \times TH_{PG\_LR}$ (90% typ.), $V_{OUT}$ rising | "H" (High-Z) | | | Vouт ≤ Vout(E) × THPG_LF (86% typ.), Vout falling | "L" | | During shutdown operation | V <sub>EN</sub> < V <sub>SL</sub> | "L" | | During UVLO detection. | V <sub>IN</sub> < V <sub>UVLO-</sub> | "L" | | During thermal shutdown detection | $T_{SD} < T_j$ | "_" | | During soft start operation | | "_" | ## **■** Typical Circuit - \*1. C<sub>IN</sub> is a capacitor for stabilizing the input. Connect the capacitor close to the IC. If noisy power is input, connect a decoupling capacitor close to the IC in parallel to C<sub>IN</sub>. - \*2. Cout is a capacitor for stabilizing the output. - \*3. RPG is a Power Good pull-up resistor. If the PG pin is unused, connect it to open or GND. Figure 10 Caution The above connection diagram will not guarantee successful operation. Perform thorough evaluation using an actual application to set the constants. #### **■** External Parts Selection The recommended values for each external part are shown in **Table 12**, and the recommended parts are shown in **Table 13** to **Table 15**. When selecting an input capacitor ( $C_{\text{IN}}$ ) and output capacitor ( $C_{\text{OUT}}$ ), take into consideration the temperature range and DC current superposition characteristics to be used. When selecting an inductor (L), take into consideration the temperature range, DC current superposition characteristics and the rated current value of the inductor to be used. Table 12 | Input voltage range | $V_{OUT}$ | C <sub>IN</sub> | C <sub>OUT</sub> | L | |---------------------|----------------|-----------------|------------------|--------| | 071/4-551/ | 0.8 V to 1.2 V | 4.7 μF | 10 μF | 1.5 μΗ | | 2.7 V to 5.5 V | 0.8 V to 3.3 V | 4.7 μF | 10 μF | 2.2 μΗ | | 2.7 V to 3.6 V | 0.8 V to 1.8 V | 4.7 μF | 10 μF | 1.5 μΗ | Table 13 Recommended Capacitors (CIN) List | | | | ( 1117 | | |--------------------------------|----------------------|-------------|-------------------------|----------------------------------------| | Manufacturer | Part Number | Capacitance | Withstanding<br>Voltage | Dimensions (L $\times$ W $\times$ H) | | TDK Corporation | CGA3E1X7T1A475K080AC | 4.7 μF | 10 V | 1.6 mm $\times$ 0.8 mm $\times$ 0.8 mm | | TDK Corporation | CGA4J3X7R1C475K125AB | 4.7 μF | 16 V | 2.0 mm × 1.25 mm × 1.25 mm | | TDK Corporation | CGA4J1X7S1C106K125AC | 10 μF | 16 V | 2.0 mm × 1.25 mm × 1.25 mm | | TDK Corporation | CGA4J3X7S1A106K125AB | 10 μF | 10 V | 2.0 mm × 1.25 mm × 1.25 mm | | Murata Manufacturing Co., Ltd. | GCM21BC71C106KE36# | 10 μF | 16 V | 2.0 mm × 1.25 mm × 1.25 mm | Table 14 Recommended Capacitors (Cout) List | | | | 1 001/ =100 | | |--------------------------------|----------------------|-------------|-------------------------|--------------------------------------------------------------| | Manufacturer | Part Number | Capacitance | Withstanding<br>Voltage | Dimensions (L $\times$ W $\times$ H) | | TDK Corporation | CGA4J1X7S1C106K125AC | 10 μF | 16 V | 2.0 mm × 1.25 mm × 1.25 mm | | TDK Corporation | CGA4J3X7S1A106K125AB | 10 μF | 10 V | 2.0 mm × 1.25 mm × 1.25 mm | | Murata Manufacturing Co., Ltd. | GCM21BC71C106KE36# | 10 μF | 16 V | 2.0 mm × 1.25 mm × 1.25 mm | | TDK Corporation | CGA3E1X7T0J106M080AC | 10 μF | 6.3 V | $1.6 \text{ mm} \times 0.8 \text{ mm} \times 0.8 \text{ mm}$ | | Murata Manufacturing Co., Ltd. | GCM188D70J106ME36# | 10 μF | 6.3 V | 1.6 mm × 0.8 mm × 0.8 mm | Table 15 Recommended Inductors (L) List | Table 10 Recommended madelors (E) Elst | | | | | | | |----------------------------------------|----------------------|------------|----------------------|--------------------------------------|--|--| | Manufacturer | Part Number | Inductance | Temperature<br>Range | Dimensions (L $\times$ W $\times$ H) | | | | TDK Corporation | TFM201210ALMA1R5MTAA | 1.5 μΗ | –55°C to 150°C | 2.0 mm × 1.25 mm × 1.0 mm | | | | TDK Corporation | TFM201610ALMA1R5MTAA | 1.5 μΗ | −55°C to 150°C | 2.0 mm × 1.6 mm × 1.0 mm | | | | Murata Manufacturing Co., Ltd. | DFE2MCAH1R5MJ0# | 1.5 μΗ | –40°C to 150°C | 2.0 mm × 1.6 mm × 1.2 mm | | | | TDK Corporation | TFM201610ALMA2R2MTAA | 2.2 μΗ | −55°C to 150°C | 2.0 mm × 1.6 mm × 1.0 mm | | | | Murata Manufacturing Co., Ltd. | DFE2MCAH2R2MJ0# | 2.2 μΗ | –40°C to 150°C | 2.0 mm × 1.6 mm × 1.2 mm | | | #### 1. Input capacitor (C<sub>IN</sub>) $C_{IN}$ is a capacitor for stabilizing the input. It has an effect to suppress the ripple voltage and switching noise to be generated in the power supply line. Ceramic capacitor with 4.7 $\mu$ F or higher is recommended. If noisy power is input, connect a decoupling capacitor close to the IC in parallel to $C_{IN}$ . When selecting a capacitor, take into consideration the temperature range and DC current superposition characteristics. #### 2. Output capacitor (Cout) $C_{\text{OUT}}$ is used to smooth output voltage. The ripple voltage ( $V_{\text{RIPPLE}}$ ) to be generated in $V_{\text{OUT}}$ is inversely proportional to $C_{\text{OUT}}$ . When selecting a capacitor whose ESR is sufficiently small, $V_{\text{RIPPLE}}$ during current continuous mode is calculated by the following expression. When selecting a capacitor, take into consideration the temperature range and DC current superposition characteristics. $$V_{RIPPLE} = \frac{\Delta I_L}{8 \times f_{OSC} \times C_{OUT}}$$ In addition, since $C_{\text{OUT}}$ contributes to the stability of feedback loop, a ceramic capacitor with 10 $\mu F$ or higher is recommended. When selecting a capacitor whose capacitance is extremely large, the overcurrent protection function may start the operation and cause a start-up failure. #### 3. Inductor (L) To suppress the intrinsic subharmonic oscillation in current mode control, the optimal L value needs to be selected. Considering the slope compensation in the IC, select an inductor from the range of 1.5 $\mu$ H to 2.2 $\mu$ H depending on input voltage range and V<sub>OUT</sub>. When selecting a capacitor, take into consideration DC current superposition characteristics, and operating temperature range, including self rising in temperature. When selecting L, note the rated current. If a current exceeding the rated current flows through the inductor, magnetic saturation may occur, and there may be risks which substantially lower efficiency and damage the IC as a result of large current. The ripple current ( $\Delta I_L$ ) and peak current ( $I_{PK}$ ) flow through the inductor during current continuous mode are calculated by the following expressions respectively. $\Delta I_L$ is generally set to approximately 30% of the maximum output current. Make sure $I_{PK}$ will not exceed the rated current of inductor. $$\Delta I_{L} = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{f_{OSC} \times L \times V_{IN}}$$ $$I_{PK} = I_{OUT} + \frac{\Delta I_L}{2}$$ To maintain the rated current of an inductor even in cases $V_{OUT}$ shorts to $V_{SS}$ or other fault conditions occur, the inductor with the rated current, the maximum value of limit current ( $I_{LIM}$ ) or higher, needs to be selected. Caution Switching regulators generally oscillate depending on selection of external parts. The characteristics of external parts, including temperature characteristics, should be evaluated carefully in actual applications to verify that they do not oscillate. 16 ABLIC Inc. Note the following cautions when determining the board layout for this IC. - Place C<sub>IN</sub> as close to the VIN pin and the VSS pin as possible. Prioritize the layout of C<sub>IN</sub>. - Mount C<sub>IN</sub> on the same surface layer as the IC. If they are connected through thermal vias, the impedance of the thermal vias may influence the operation, resulting in unstable condition. - If noisy power is input, connect a decoupling capacitor close to the IC in parallel to C<sub>IN.</sub> - Do not place the VOUT pin close to noise sources such as the wiring of SW pin to avoid unstable operations. The VOUT pin wire may be surrounded by a GND pattern. - Connect PVSS and VSS pins with a GND pattern on the surface layer. - Make the GND pattern as wide as possible. - Place thermal vias in the GND pattern to ensure sufficient heat dissipation. - Large current flows through the SW pin. Make the wiring area of the pattern to be connected to the SW pin small to minimize parasitic capacitance and emission noise. - ullet Make a short loop wiring of the SW pin ightarrow L ightarrow COUT ightarrow PVSS and VSS pins. This is effective to reduce emission noise - Do not wire the SW pin pattern under the IC. - As much as possible, do not draw a pattern directly under the inductor (L), including the surface layer and the back layer. Total size $5.3 \text{ mm} \times 2.58 \text{ mm} = 13.67 \text{ mm}^2$ Figure 11 Reference Board Pattern Caution The above pattern diagram does not guarantee successful operation. Perform thorough evaluation using the actual application to determine the pattern. **Remark** Power Good pull-up resistor (R<sub>PG</sub>) is optional. #### ■ Precautions - Mount external capacitors and inductors as close as possible to the IC, and make single GND. - Characteristic ripple voltage and spike noise occur in the IC containing switching regulators. Moreover rush current flows at the time of a power supply injection. Because these largely depend on the inductor, the capacitor and impedance of power supply to be used, fully check them using an actually mounted model. - C<sub>IN</sub> connected between the PVIN (VIN) pin and the PVSS (VSS) pin\*1 is a bypass capacitor. It stabilizes the power supply in the IC, and thus effectively works for stable switching regulator operation. Allocate the bypass capacitor as close to the IC as possible, prioritized over other parts. #### \*1. Refer to "■ Typical Circuit". - If noisy power is input, connect a decoupling capacitor close to the IC in parallel to C<sub>IN.</sub> - Although the IC contains a static electricity protection circuit, static electricity or voltage that exceeds the limit of the protection circuit should not be applied. - The power dissipation of the IC greatly varies depending on the size and material of the board to be connected. Perform sufficient evaluation using an actual application before designing. - ABLIC Inc. assumes no responsibility for the way in which this IC is used on products created using this IC or for the specifications of that product, nor does ABLIC Inc. assume any responsibility for any infringement of patents or copyrights by products that include this IC either in Japan or in other countries. ## ■ Characteristics (Typical Data) - 1. Example of major power supply dependence characteristics (Ta = +25°C) - 1. 1 Current consumption during switching off (Iss) vs. Input voltage (VIN) 1. 2 Current consumption during shutdown (Isss) vs. Input voltage (VIN) 1. 3 VOUT detection voltage (Vout) vs. Input voltage (Vin) 1. 4 Oscillation frequency (fosc) vs. Input voltage (VIN) 1. 5 Soft-start time (tss) vs. Input voltage (VIN) # 1. 6 High side power MOS FET on-resistance (R<sub>HFET</sub>) vs. Input voltage (V<sub>IN</sub>) Remark HTMSOP-8: under development # 1. 8 SW pin leakage current "H" (IswH) vs. Input voltage (VIN) #### 1. 10 Limit current (ILIM) vs. Input voltage (VIN) #### 1. 11 High level input voltage (V<sub>SH</sub>) vs. Input voltage (V<sub>IN</sub>) # 1. 7 Low side power MOS FET on-resistance (R<sub>LFET</sub>) vs. Input voltage (V<sub>IN</sub>) Remark HTMSOP-8: under development # 1. 9 SW pin leakage current "L" (IswL) vs. Input voltage (V<sub>IN</sub>) #### 1. 12 Low level input voltage (V<sub>SL</sub>) vs. Input voltage (V<sub>IN</sub>) 20 ABLIC Inc. 1. 13 High level input current (I<sub>SH</sub>) vs Input voltage (V<sub>IN</sub>) 1. 14 Low level input current (I<sub>SL</sub>) vs Input voltage (V<sub>IN</sub>) 1. 15 Power Good threshold (TH $_{PG}$ ) vs Input voltage ( $V_{IN}$ ) 1. 16 PG pin low level voltage (VPG) vs Input voltage (VIN) 1. 17 PG pin leakage current (IPG) vs Input voltage (VIN) 1. 18 SW pin discharge switch resistance value (RDCHG) vs Input voltage (VIN) #### 2. Example of major temperature characteristics (Ta = -40°C to +125°C, $V_{IN}$ = 5.0 V) #### 2. 1 Current consumption during switching off (Iss) vs. Temperature (Ta) #### 2. 2 Current consumption during shutdown (I<sub>SSS</sub>) vs. Temperature (Ta) #### 2. 3 VOUT detection voltage (Vout) vs. Temperature (Ta) ### 2. 4 Oscillation frequency (fosc) vs. Temperature (Ta) 2. 5 Soft-start time (tss) vs. Temperature (Ta) 22 ABLIC Inc. # 2. 6 High side power MOS FET on-resistance (RHFET) vs. Temperature (Ta) Remark HTMSOP-8: under development # 2. 8 High side power MOS FET leakage current (IswH) vs. Temperature (Ta) 2. 10 Limit current (ILIM) vs. Temperature (Ta) 2. 11 High level input voltage (V<sub>SH</sub>) vs. Temperature (Ta) 2. 7 Low side power MOS FET on-resistance (R<sub>LFET</sub>) vs. Temperature (Ta) Remark HTMSOP-8: under development # 2. 9 Low side power MOS FET leakage current (I<sub>SWL</sub>) vs. Temperature (Ta) 2. 12 Low level input voltage (V<sub>SL</sub>) vs. Temperature (Ta) #### 2. 13 High level input current (I<sub>SH</sub>) vs. Temperature (Ta) #### 2. 14 Low level input voltage (I<sub>SL</sub>) vs. Temperature (Ta) #### 2. 15 Power Good threshold (TH<sub>PG</sub>) vs. Temperature (Ta) ### 2. 16 PG pin low level voltage (V<sub>PG</sub>) vs. Temperature (Ta) 2. 18 SW pin discharge switch resistance value (RDCHG) vs. Temperature (Ta) 24 ABLIC Inc. 2. 19 UVLO detection voltage (V<sub>UVLO-</sub>) vs. Temperature (Ta) #### 2. 20 UVLO release voltage (V<sub>UVLO+</sub>) vs. Temperature (Ta) #### 3. Transient response characteristics (Ta = +25°C) The external parts shown in Table 16 are used in "3. Transient response characteristics". Table 16 | Element Name | Constant | Manufacturer | Part Number | |-----------------------------|----------|-----------------|----------------------| | Inductor | 1.5 μΗ | TDK Corporation | TFM201610ALMA1R5MTAA | | Input capacitor | 10 μF | TDK Corporation | CGA4J1X7S1C106K125AC | | Output capacitor | 10 μF | TDK Corporation | CGA4J1X7S1C106K125AC | | Power Good pull-up resistor | 33 kΩ | _ | _ | 6 #### 3. 1 Power-on (Vout(s) = 1.1 V, Vin = Ven = 0 V $\rightarrow$ 5 V, Ta = +25°C, Rpg = 33 k $\Omega$ (Connect to Vin)) Vour [V] VIN V #### 3. 1. 2 I<sub>OUT</sub> = 600 mA # 3. 2 Transient response characteristics of EN pin (V<sub>OUT(S)</sub> = 1.1 V, V<sub>IN</sub> = 5 V, V<sub>EN</sub> = 0 V $\rightarrow$ 2 V, Ta = +25°C, R<sub>PG</sub> = 33 k $\Omega$ (Connect to V<sub>IN</sub>)) 3. 2. 1 $I_{OUT} = 1 \text{ mA}$ 3. 2. 2 I<sub>OUT</sub> = 600 mA 3 2 1 0 -1 -2 -3 -4 -5 -6 -7 Vout [V] Ven [V] #### 3. 3 Line transient response (Vout(s) = 1.1 V, Vin = 3.3 V $\rightarrow$ 5 V $\rightarrow$ 3.3 V, Ta = +25°C, Rpg = 33 k $\Omega$ (Connect to Vin)) 3. 3. 1 I<sub>OUT</sub> = 1 mA 3. 3. 2 I<sub>OUT</sub> = 600 mA 65432101234 Vin S A Vour [V] [mA] <u> 100</u> #### 3. 4 Load transient response $(V_{OUT(S)} = 1.1 \text{ V}, V_{IN} = 5 \text{ V}, Ta = +25^{\circ}\text{C}, R_{PG} = 33 \text{ k}\Omega \text{ (Connect to } V_{IN}))$ 3. 4. 1 $I_{OUT}$ = 10 mA $\rightarrow$ 300 mA $\rightarrow$ 10 mA 3. 4. 2 $I_{OUT}$ = 100 mA $\rightarrow$ 500 mA $\rightarrow$ 100 mA #### 3. 5 Output ripple voltage $(V_{OUT(S)} = 1.1 \text{ V}, V_{IN} = 5 \text{ V}, \text{Ta} = +25^{\circ}\text{C})$ #### 3. 5. 1 S-19953 Series #### 3. 5. 2 S-19952/19953 Series #### ■ Reference Data The external parts shown in Table 17 are used in "■ Reference Data". Table 17 | Condition | Inductor (L) | Input Capacitor (C <sub>IN</sub> ) | Output Capacitor (Соит) | |-----------|-------------------------------|------------------------------------|------------------------------| | -45 | TFM201610ALMA2R2MTAA (2.2 μH) | CGA4J3X7R1C475K125AB (4.7 μF) | CGA4J3X7S1A106K125AB (10 μF) | | <1> | TDK Corporation | TDK Corporation | TDK Corporation | | 105 | TFM201610ALMA1R5MTAA (1.5 μH) | CGA4J3X7R1C475K125AB (4.7 μF) | CGA4J3X7S1A106K125AB (10 μF) | | <2> | TDK Corporation | TDK Corporation | TDK Corporation | #### 1. V<sub>OUT</sub> = 3.3 V (External parts: Condition <1>) #### 1. 1 Efficiency (η) vs. Output current (IOUT) ### 1. 1. 1 S-19952 Series #### 1. 1. 2 S-19953 Series ## 1. 2 Output voltage (Vout) vs. Output current (lout) #### 1. 2. 1 S-19952 Series #### 1. 2. 2 S-19953 Series #### 1. 3 Ripple voltage (VRIPPLE) vs. Output current (IOUT) #### 1. 3. 1 S-19952 Series #### 1. 3. 2 S-19953 Series #### 2. V<sub>OUT</sub> = 1.1 V (External parts: Condition <2>) #### 2. 1 Efficiency (η) vs. Output current (IOUT) #### 2. 1. 1 S-19952 Series 2. 1. 2 S-19953 Series ### 2. 2 Output voltage (Vout) vs. Output current (lout) 2. 2. 1 S-19952 Series 2. 2. 2 S-19953 Series ### 2. 3 Ripple voltage (VRIPPLE) vs. Output current (IOUT) 2. 3. 1 S-19952 Series 2. 3. 2 S-19953 Series 28 ABLIC Inc. ## **■** Power Dissipation #### HTMSOP-8 | HSNT- | 8(1 | 61 | 6)B | |-------|-----|----|-----| |-------|-----|----|-----| | Board | Power Dissipation (P <sub>D</sub> ) | |-------|-------------------------------------| | Α | 0.79 W | | В | 1.11 W | | С | 3.21 W | | D | 3.13 W | | E | 4.17 W | | Board | Power Dissipation (P <sub>D</sub> ) | |-------|-------------------------------------| | A | 0.58 W | | В | 0.73 W | | С | 2.40 W | | D | 2.27 W | | Е | 2.91 W | # **HTMSOP-8** Test Board ## (1) Board A | Item | | Specification | |-----------------------------|---|---------------------------------------------| | Size [mm] | | 114.3 x 76.2 x t1.6 | | Material | | FR-4 | | Number of copper foil layer | | 2 | | | 1 | Land pattern and wiring for testing: t0.070 | | Coppor foil layer [mm] | 2 | - | | Copper foil layer [mm] | 3 | - | | | 4 | 74.2 x 74.2 x t0.070 | | Thermal via | | - | # (2) Board B | Item | | Specification | |-----------------------------|---|---------------------------------------------| | Size [mm] | | 114.3 x 76.2 x t1.6 | | Material | | FR-4 | | Number of copper foil layer | | 4 | | 0 | 1 | Land pattern and wiring for testing: t0.070 | | | 2 | 74.2 x 74.2 x t0.035 | | Copper foil layer [mm] | 3 | 74.2 x 74.2 x t0.035 | | | 4 | 74.2 x 74.2 x t0.070 | | Thermal via | | - | # (3) Board C | Item | | Specification | |-----------------------------|---|---------------------------------------------| | Size [mm] | | 114.3 x 76.2 x t1.6 | | Material | | FR-4 | | Number of copper foil layer | | 4 | | Copper foil layer [mm] | 1 | Land pattern and wiring for testing: t0.070 | | | 2 | 74.2 x 74.2 x t0.035 | | | 3 | 74.2 x 74.2 x t0.035 | | | 4 | 74.2 x 74.2 x t0.070 | | Thermal via | | Number: 4<br>Diameter: 0.3 mm | enlarged view No. HTMSOP8-A-Board-SD-1.0 # **HTMSOP-8** Test Board O IC Mount Area ## (4) Board D | Item | | Specification | |-----------------------------|---|--------------------------------------------------------| | Size [mm] | | 114.3 x 76.2 x t1.6 | | Material | | FR-4 | | Number of copper foil layer | | 4 | | | 1 | Pattern for heat radiation: 2000mm <sup>2</sup> t0.070 | | Copper foil layer [mm] | 2 | 74.2 x 74.2 x t0.035 | | Copper foil layer [min] | 3 | 74.2 x 74.2 x t0.035 | | | 4 | 74.2 x 74.2 x t0.070 | | Thermal via | | - | enlarged view ## (5) Board E | Item | | Specification | |-----------------------------|---|--------------------------------------------------------| | Size [mm] | | 114.3 x 76.2 x t1.6 | | Material | | FR-4 | | Number of copper foil layer | | 4 | | Copper foil layer [mm] | 1 | Pattern for heat radiation: 2000mm <sup>2</sup> t0.070 | | | 2 | 74.2 x 74.2 x t0.035 | | | 3 | 74.2 x 74.2 x t0.035 | | | 4 | 74.2 x 74.2 x t0.070 | | Thermal via | | Number: 4<br>Diameter: 0.3 mm | enlarged view No. HTMSOP8-A-Board-SD-1.0 # HSNT-8(1616)B Test Board O IC Mount Are # (1) Board A | Item | | Specification | |-----------------------------|---|---------------------------------------------| | Size [mm] | | 114.3 x 76.2 x t1.6 | | Material | | FR-4 | | Number of copper foil layer | | 2 | | | 1 | Land pattern and wiring for testing: t0.070 | | Connor foil layer [mm] | 2 | - | | Copper foil layer [mm] | 3 | - | | | 4 | 74.2 x 74.2 x t0.070 | | Thermal via | | - | # (2) Board B | Item | | Specification | |-----------------------------|---|---------------------------------------------| | Size [mm] | | 114.3 x 76.2 x t1.6 | | Material | | FR-4 | | Number of copper foil layer | | 4 | | Copper foil layer [mm] | 1 | Land pattern and wiring for testing: t0.070 | | | 2 | 74.2 x 74.2 x t0.035 | | | 3 | 74.2 x 74.2 x t0.035 | | | 4 | 74.2 x 74.2 x t0.070 | | Thermal via | | - | # (3) Board C | Item | | Specification | | |-----------------------------|---|---------------------------------------------|--| | Size [mm] | | 114.3 x 76.2 x t1.6 | | | Material | | FR-4 | | | Number of copper foil layer | | 4 | | | Copper foil layer [mm] | 1 | Land pattern and wiring for testing: t0.070 | | | | 2 | 74.2 x 74.2 x t0.035 | | | | 3 | 74.2 x 74.2 x t0.035 | | | | 4 | 74.2 x 74.2 x t0.070 | | | Thermal via | | Number: 4<br>Diameter: 0.3 mm | | enlarged view No. HSNT8-C-Board-SD-1.0 # HSNT-8(1616)B Test Board O IC Mount Are # (4) Board D | Item | | Specification | |-----------------------------|---|--------------------------------------------------------| | Size [mm] | | 114.3 x 76.2 x t1.6 | | Material | | FR-4 | | Number of copper foil layer | | 4 | | | 1 | Pattern for heat radiation: 2000mm <sup>2</sup> t0.070 | | Coppor foil layer [mm] | 2 | 74.2 x 74.2 x t0.035 | | Copper foil layer [mm] | 3 | 74.2 x 74.2 x t0.035 | | | 4 | 74.2 x 74.2 x t0.070 | | Thermal via | | - | enlarged view # (5) Board E | Item | | Specification | |-----------------------------|---|--------------------------------------------------------| | Size [mm] | | 114.3 x 76.2 x t1.6 | | Material | | FR-4 | | Number of copper foil layer | | 4 | | Copper foil layer [mm] | 1 | Pattern for heat radiation: 2000mm <sup>2</sup> t0.070 | | | 2 | 74.2 x 74.2 x t0.035 | | | 3 | 74.2 x 74.2 x t0.035 | | | 4 | 74.2 x 74.2 x t0.070 | | Thermal via | | Number: 4<br>Diameter: 0.3 mm | enlarged view No. HSNT8-C-Board-SD-1.0 # No. FP008-A-P-SD-2.0 | TITLE | HTMSOP8-A-PKG Dimensions | | |------------|--------------------------|--| | No. | FP008-A-P-SD-2.0 | | | ANGLE | $\bullet$ | | | UNIT | mm | | | | | | | | | | | | | | | ABLIC Inc. | | | ## No. FP008-A-C-SD-1.0 | TITLE | HTMSOP8-A-Carrier Tape | | |------------|------------------------|--| | No. | FP008-A-C-SD-1.0 | | | ANGLE | | | | UNIT | mm | | | | | | | | | | | | | | | ABLIC Inc. | | | # No. FP008-A-R-SD-2.0 | TITLE | HTMS | OP8-A- | Reel | |------------|------|----------|-------| | No. | FP00 | 8-A-R-SI | D-2.0 | | ANGLE | | QTY. | 4,000 | | UNIT | mm | | | | | | | | | | | | | | | | | | | ABLIC Inc. | | | | # No. FP008-A-L-SD-2.0 | TITLE | HTMSOP8-A<br>-Land Recommendation | | |------------|-----------------------------------|--| | No. | FP008-A-L-SD-2.0 | | | ANGLE | | | | UNIT | mm | | | | | | | | | | | | | | | ABLIC Inc. | | | \*\* The heat sink of back side has different electric potential depending on the product. Confirm specifications of each product. Do not use it as the function of electrode. ## No. PY008-B-P-SD-1.0 | TITLE | HSNT-8-C-PKG Dimensions | | |------------|-------------------------|--| | No. | PY008-B-P-SD-1.0 | | | ANGLE | <b>\$</b> | | | UNIT | mm | | | | | | | | | | | | | | | ABLIC Inc. | | | # No. PY008-B-C-SD-1.0 | TITLE | HSNT-8-C-Carrier Tape | | |------------|-----------------------|--| | No. | PY008-B-C-SD-1.0 | | | ANGLE | | | | UNIT | mm | | | | | | | | | | | | | | | ABLIC Inc. | | | (60°) - + - (60°) # No. PY008-B-R-SD-1.0 | TITLE | HSNT-8-C-Reel | | | | |------------|------------------|------|-------|--| | No. | PY008-B-R-SD-1.0 | | | | | ANGLE | | QTY. | 5,000 | | | UNIT | mm | | | | | | | | | | | | | | | | | | | | | | | ABLIC Inc. | | | | | # **Land Pattern** Cauion It is recommended to solder the heat sink to a board in order to ensure the heat radiation. 注意 放熱性を確保する為に、PKGの裏面放熱板(ヒートシンク)を基板に 半田付けする事を推奨いたします。 # Metal Mask Pattern Caution ① Mask aperture ratio of the lead mounting part is 100%. - ② Mask aperture ratio of the heat sink mounting part is 20%. - 3 Mask thickness: t0.10 mm 注意 ①リード実装部のマスク開口率は100%です。 - ②放熱板実装のマスク開口率は20%です。 - ③マスク厚み:t0.10 mm No. PY008-B-L-SD-1.0 | TITLE | HSNT-8-C<br>-Land Recommendation | | | |------------|----------------------------------|--|--| | No. | PY008-B-L-SD-1.0 | | | | ANGLE | | | | | UNIT | mm | | | | | | | | | | | | | | | | | | | | | | | | ABLIC Inc. | | | | ### **Disclaimers (Handling Precautions)** - 1. All the information described herein (product data, specifications, figures, tables, programs, algorithms and application circuit examples, etc.) is current as of publishing date of this document and is subject to change without notice. - 2. The circuit examples and the usages described herein are for reference only, and do not guarantee the success of any specific mass-production design. - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the reasons other than the products described herein (hereinafter "the products") or infringement of third-party intellectual property right and any other right due to the use of the information described herein. - 3. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by the incorrect information described herein. - 4. Be careful to use the products within their ranges described herein. Pay special attention for use to the absolute maximum ratings, operation voltage range and electrical characteristics, etc. - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by failures and / or accidents, etc. due to the use of the products outside their specified ranges. - 5. Before using the products, confirm their applications, and the laws and regulations of the region or country where they are used and verify suitability, safety and other factors for the intended use. - 6. When exporting the products, comply with the Foreign Exchange and Foreign Trade Act and all other export-related laws, and follow the required procedures. - 7. The products are strictly prohibited from using, providing or exporting for the purposes of the development of weapons of mass destruction or military use. ABLIC Inc. is not liable for any losses, damages, claims or demands caused by any provision or export to the person or entity who intends to develop, manufacture, use or store nuclear, biological or chemical weapons or missiles, or use any other military purposes. - 8. The products are not designed to be used as part of any device or equipment that may affect the human body, human life, or assets (such as medical equipment, disaster prevention systems, security systems, combustion control systems, infrastructure control systems, vehicle equipment, traffic systems, in-vehicle equipment, aviation equipment, aerospace equipment, and nuclear-related equipment), excluding when specified for in-vehicle use or other uses by ABLIC, Inc. Do not apply the products to the above listed devices and equipments. - ABLIC Inc. is not liable for any losses, damages, claims or demands caused by unauthorized or unspecified use of the products. - 9. In general, semiconductor products may fail or malfunction with some probability. The user of the products should therefore take responsibility to give thorough consideration to safety design including redundancy, fire spread prevention measures, and malfunction prevention to prevent accidents causing injury or death, fires and social damage, etc. that may ensue from the products' failure or malfunction. - The entire system in which the products are used must be sufficiently evaluated and judged whether the products are allowed to apply for the system on customer's own responsibility. - 10. The products are not designed to be radiation-proof. The necessary radiation measures should be taken in the product design by the customer depending on the intended use. - 11. The products do not affect human health under normal use. However, they contain chemical substances and heavy metals and should therefore not be put in the mouth. The fracture surfaces of wafers and chips may be sharp. Be careful when handling these with the bare hands to prevent injuries, etc. - 12. When disposing of the products, comply with the laws and ordinances of the country or region where they are used. - 13. The information described herein contains copyright information and know-how of ABLIC Inc. The information described herein does not convey any license under any intellectual property rights or any other rights belonging to ABLIC Inc. or a third party. Reproduction or copying of the information from this document or any part of this document described herein for the purpose of disclosing it to a third-party is strictly prohibited without the express permission of ABLIC Inc. - 14. For more details on the information described herein or any other questions, please contact ABLIC Inc.'s sales representative. - 15. This Disclaimers have been delivered in a text using the Japanese language, which text, despite any translations into the English language and the Chinese language, shall be controlling.